162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2016 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci */
2262306a36Sopenharmony_ci#ifndef __AMDGPU_XGMI_H__
2362306a36Sopenharmony_ci#define __AMDGPU_XGMI_H__
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#include <drm/task_barrier.h>
2662306a36Sopenharmony_ci#include "amdgpu_psp.h"
2762306a36Sopenharmony_ci#include "amdgpu_ras.h"
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_cistruct amdgpu_hive_info {
3062306a36Sopenharmony_ci	struct kobject kobj;
3162306a36Sopenharmony_ci	uint64_t hive_id;
3262306a36Sopenharmony_ci	struct list_head device_list;
3362306a36Sopenharmony_ci	struct list_head node;
3462306a36Sopenharmony_ci	atomic_t number_devices;
3562306a36Sopenharmony_ci	struct mutex hive_lock;
3662306a36Sopenharmony_ci	int hi_req_count;
3762306a36Sopenharmony_ci	struct amdgpu_device *hi_req_gpu;
3862306a36Sopenharmony_ci	struct task_barrier tb;
3962306a36Sopenharmony_ci	enum {
4062306a36Sopenharmony_ci		AMDGPU_XGMI_PSTATE_MIN,
4162306a36Sopenharmony_ci		AMDGPU_XGMI_PSTATE_MAX_VEGA20,
4262306a36Sopenharmony_ci		AMDGPU_XGMI_PSTATE_UNKNOWN
4362306a36Sopenharmony_ci	} pstate;
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci	struct amdgpu_reset_domain *reset_domain;
4662306a36Sopenharmony_ci	uint32_t device_remove_count;
4762306a36Sopenharmony_ci};
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_cistruct amdgpu_pcs_ras_field {
5062306a36Sopenharmony_ci	const char *err_name;
5162306a36Sopenharmony_ci	uint32_t pcs_err_mask;
5262306a36Sopenharmony_ci	uint32_t pcs_err_shift;
5362306a36Sopenharmony_ci};
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ciextern struct amdgpu_xgmi_ras  xgmi_ras;
5662306a36Sopenharmony_cistruct amdgpu_hive_info *amdgpu_get_xgmi_hive(struct amdgpu_device *adev);
5762306a36Sopenharmony_civoid amdgpu_put_xgmi_hive(struct amdgpu_hive_info *hive);
5862306a36Sopenharmony_ciint amdgpu_xgmi_update_topology(struct amdgpu_hive_info *hive, struct amdgpu_device *adev);
5962306a36Sopenharmony_ciint amdgpu_xgmi_add_device(struct amdgpu_device *adev);
6062306a36Sopenharmony_ciint amdgpu_xgmi_remove_device(struct amdgpu_device *adev);
6162306a36Sopenharmony_ciint amdgpu_xgmi_set_pstate(struct amdgpu_device *adev, int pstate);
6262306a36Sopenharmony_ciint amdgpu_xgmi_get_hops_count(struct amdgpu_device *adev,
6362306a36Sopenharmony_ci		struct amdgpu_device *peer_adev);
6462306a36Sopenharmony_ciint amdgpu_xgmi_get_num_links(struct amdgpu_device *adev,
6562306a36Sopenharmony_ci		struct amdgpu_device *peer_adev);
6662306a36Sopenharmony_ciuint64_t amdgpu_xgmi_get_relative_phy_addr(struct amdgpu_device *adev,
6762306a36Sopenharmony_ci					   uint64_t addr);
6862306a36Sopenharmony_cistatic inline bool amdgpu_xgmi_same_hive(struct amdgpu_device *adev,
6962306a36Sopenharmony_ci		struct amdgpu_device *bo_adev)
7062306a36Sopenharmony_ci{
7162306a36Sopenharmony_ci	return (amdgpu_use_xgmi_p2p &&
7262306a36Sopenharmony_ci		adev != bo_adev &&
7362306a36Sopenharmony_ci		adev->gmc.xgmi.hive_id &&
7462306a36Sopenharmony_ci		adev->gmc.xgmi.hive_id == bo_adev->gmc.xgmi.hive_id);
7562306a36Sopenharmony_ci}
7662306a36Sopenharmony_ciint amdgpu_xgmi_ras_sw_init(struct amdgpu_device *adev);
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci#endif
79