162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2014 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#ifndef __AMDGPU_UVD_H__
2562306a36Sopenharmony_ci#define __AMDGPU_UVD_H__
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define AMDGPU_DEFAULT_UVD_HANDLES	10
2862306a36Sopenharmony_ci#define AMDGPU_MAX_UVD_HANDLES		40
2962306a36Sopenharmony_ci#define AMDGPU_UVD_STACK_SIZE		(200*1024)
3062306a36Sopenharmony_ci#define AMDGPU_UVD_HEAP_SIZE		(256*1024)
3162306a36Sopenharmony_ci#define AMDGPU_UVD_SESSION_SIZE		(50*1024)
3262306a36Sopenharmony_ci#define AMDGPU_UVD_FIRMWARE_OFFSET	256
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define AMDGPU_MAX_UVD_INSTANCES			2
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#define AMDGPU_UVD_FIRMWARE_SIZE(adev)    \
3762306a36Sopenharmony_ci	(AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(((const struct common_firmware_header *)(adev)->uvd.fw->data)->ucode_size_bytes) + \
3862306a36Sopenharmony_ci			       8) - AMDGPU_UVD_FIRMWARE_OFFSET)
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_cistruct amdgpu_uvd_inst {
4162306a36Sopenharmony_ci	struct amdgpu_bo	*vcpu_bo;
4262306a36Sopenharmony_ci	void			*cpu_addr;
4362306a36Sopenharmony_ci	uint64_t		gpu_addr;
4462306a36Sopenharmony_ci	void			*saved_bo;
4562306a36Sopenharmony_ci	struct amdgpu_ring	ring;
4662306a36Sopenharmony_ci	struct amdgpu_ring	ring_enc[AMDGPU_MAX_UVD_ENC_RINGS];
4762306a36Sopenharmony_ci	struct amdgpu_irq_src	irq;
4862306a36Sopenharmony_ci	uint32_t                srbm_soft_reset;
4962306a36Sopenharmony_ci};
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci#define AMDGPU_UVD_HARVEST_UVD0 (1 << 0)
5262306a36Sopenharmony_ci#define AMDGPU_UVD_HARVEST_UVD1 (1 << 1)
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistruct amdgpu_uvd {
5562306a36Sopenharmony_ci	const struct firmware	*fw;	/* UVD firmware */
5662306a36Sopenharmony_ci	unsigned		fw_version;
5762306a36Sopenharmony_ci	unsigned		max_handles;
5862306a36Sopenharmony_ci	unsigned		num_enc_rings;
5962306a36Sopenharmony_ci	uint8_t			num_uvd_inst;
6062306a36Sopenharmony_ci	bool			address_64_bit;
6162306a36Sopenharmony_ci	bool			use_ctx_buf;
6262306a36Sopenharmony_ci	struct amdgpu_uvd_inst	inst[AMDGPU_MAX_UVD_INSTANCES];
6362306a36Sopenharmony_ci	struct drm_file		*filp[AMDGPU_MAX_UVD_HANDLES];
6462306a36Sopenharmony_ci	atomic_t		handles[AMDGPU_MAX_UVD_HANDLES];
6562306a36Sopenharmony_ci	struct drm_sched_entity entity;
6662306a36Sopenharmony_ci	struct delayed_work	idle_work;
6762306a36Sopenharmony_ci	unsigned		harvest_config;
6862306a36Sopenharmony_ci	/* store image width to adjust nb memory state */
6962306a36Sopenharmony_ci	unsigned		decode_image_width;
7062306a36Sopenharmony_ci	uint32_t                keyselect;
7162306a36Sopenharmony_ci	struct amdgpu_bo	*ib_bo;
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ciint amdgpu_uvd_sw_init(struct amdgpu_device *adev);
7562306a36Sopenharmony_ciint amdgpu_uvd_sw_fini(struct amdgpu_device *adev);
7662306a36Sopenharmony_ciint amdgpu_uvd_entity_init(struct amdgpu_device *adev);
7762306a36Sopenharmony_ciint amdgpu_uvd_suspend(struct amdgpu_device *adev);
7862306a36Sopenharmony_ciint amdgpu_uvd_resume(struct amdgpu_device *adev);
7962306a36Sopenharmony_ciint amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
8062306a36Sopenharmony_ci			      struct dma_fence **fence);
8162306a36Sopenharmony_ciint amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
8262306a36Sopenharmony_ci			       bool direct, struct dma_fence **fence);
8362306a36Sopenharmony_civoid amdgpu_uvd_free_handles(struct amdgpu_device *adev,
8462306a36Sopenharmony_ci			     struct drm_file *filp);
8562306a36Sopenharmony_ciint amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser,
8662306a36Sopenharmony_ci			     struct amdgpu_job *job,
8762306a36Sopenharmony_ci			     struct amdgpu_ib *ib);
8862306a36Sopenharmony_civoid amdgpu_uvd_ring_begin_use(struct amdgpu_ring *ring);
8962306a36Sopenharmony_civoid amdgpu_uvd_ring_end_use(struct amdgpu_ring *ring);
9062306a36Sopenharmony_ciint amdgpu_uvd_ring_test_ib(struct amdgpu_ring *ring, long timeout);
9162306a36Sopenharmony_ciuint32_t amdgpu_uvd_used_handles(struct amdgpu_device *adev);
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci#endif
94