162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2014 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci */ 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#ifndef __AMDGPU_RLC_H__ 2562306a36Sopenharmony_ci#define __AMDGPU_RLC_H__ 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#include "clearstate_defs.h" 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define AMDGPU_MAX_RLC_INSTANCES 8 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci/* firmware ID used in rlc toc */ 3262306a36Sopenharmony_citypedef enum _FIRMWARE_ID_ { 3362306a36Sopenharmony_ci FIRMWARE_ID_INVALID = 0, 3462306a36Sopenharmony_ci FIRMWARE_ID_RLC_G_UCODE = 1, 3562306a36Sopenharmony_ci FIRMWARE_ID_RLC_TOC = 2, 3662306a36Sopenharmony_ci FIRMWARE_ID_RLCG_SCRATCH = 3, 3762306a36Sopenharmony_ci FIRMWARE_ID_RLC_SRM_ARAM = 4, 3862306a36Sopenharmony_ci FIRMWARE_ID_RLC_SRM_INDEX_ADDR = 5, 3962306a36Sopenharmony_ci FIRMWARE_ID_RLC_SRM_INDEX_DATA = 6, 4062306a36Sopenharmony_ci FIRMWARE_ID_RLC_P_UCODE = 7, 4162306a36Sopenharmony_ci FIRMWARE_ID_RLC_V_UCODE = 8, 4262306a36Sopenharmony_ci FIRMWARE_ID_RLX6_UCODE = 9, 4362306a36Sopenharmony_ci FIRMWARE_ID_RLX6_DRAM_BOOT = 10, 4462306a36Sopenharmony_ci FIRMWARE_ID_GLOBAL_TAP_DELAYS = 11, 4562306a36Sopenharmony_ci FIRMWARE_ID_SE0_TAP_DELAYS = 12, 4662306a36Sopenharmony_ci FIRMWARE_ID_SE1_TAP_DELAYS = 13, 4762306a36Sopenharmony_ci FIRMWARE_ID_GLOBAL_SE0_SE1_SKEW_DELAYS = 14, 4862306a36Sopenharmony_ci FIRMWARE_ID_SDMA0_UCODE = 15, 4962306a36Sopenharmony_ci FIRMWARE_ID_SDMA0_JT = 16, 5062306a36Sopenharmony_ci FIRMWARE_ID_SDMA1_UCODE = 17, 5162306a36Sopenharmony_ci FIRMWARE_ID_SDMA1_JT = 18, 5262306a36Sopenharmony_ci FIRMWARE_ID_CP_CE = 19, 5362306a36Sopenharmony_ci FIRMWARE_ID_CP_PFP = 20, 5462306a36Sopenharmony_ci FIRMWARE_ID_CP_ME = 21, 5562306a36Sopenharmony_ci FIRMWARE_ID_CP_MEC = 22, 5662306a36Sopenharmony_ci FIRMWARE_ID_CP_MES = 23, 5762306a36Sopenharmony_ci FIRMWARE_ID_MES_STACK = 24, 5862306a36Sopenharmony_ci FIRMWARE_ID_RLC_SRM_DRAM_SR = 25, 5962306a36Sopenharmony_ci FIRMWARE_ID_RLCG_SCRATCH_SR = 26, 6062306a36Sopenharmony_ci FIRMWARE_ID_RLCP_SCRATCH_SR = 27, 6162306a36Sopenharmony_ci FIRMWARE_ID_RLCV_SCRATCH_SR = 28, 6262306a36Sopenharmony_ci FIRMWARE_ID_RLX6_DRAM_SR = 29, 6362306a36Sopenharmony_ci FIRMWARE_ID_SDMA0_PG_CONTEXT = 30, 6462306a36Sopenharmony_ci FIRMWARE_ID_SDMA1_PG_CONTEXT = 31, 6562306a36Sopenharmony_ci FIRMWARE_ID_GLOBAL_MUX_SELECT_RAM = 32, 6662306a36Sopenharmony_ci FIRMWARE_ID_SE0_MUX_SELECT_RAM = 33, 6762306a36Sopenharmony_ci FIRMWARE_ID_SE1_MUX_SELECT_RAM = 34, 6862306a36Sopenharmony_ci FIRMWARE_ID_ACCUM_CTRL_RAM = 35, 6962306a36Sopenharmony_ci FIRMWARE_ID_RLCP_CAM = 36, 7062306a36Sopenharmony_ci FIRMWARE_ID_RLC_SPP_CAM_EXT = 37, 7162306a36Sopenharmony_ci FIRMWARE_ID_MAX = 38, 7262306a36Sopenharmony_ci} FIRMWARE_ID; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_citypedef enum _SOC21_FIRMWARE_ID_ { 7562306a36Sopenharmony_ci SOC21_FIRMWARE_ID_INVALID = 0, 7662306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLC_G_UCODE = 1, 7762306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLC_TOC = 2, 7862306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLCG_SCRATCH = 3, 7962306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLC_SRM_ARAM = 4, 8062306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLC_P_UCODE = 5, 8162306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLC_V_UCODE = 6, 8262306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLX6_UCODE = 7, 8362306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLX6_UCODE_CORE1 = 8, 8462306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLX6_DRAM_BOOT = 9, 8562306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLX6_DRAM_BOOT_CORE1 = 10, 8662306a36Sopenharmony_ci SOC21_FIRMWARE_ID_SDMA_UCODE_TH0 = 11, 8762306a36Sopenharmony_ci SOC21_FIRMWARE_ID_SDMA_UCODE_TH1 = 12, 8862306a36Sopenharmony_ci SOC21_FIRMWARE_ID_CP_PFP = 13, 8962306a36Sopenharmony_ci SOC21_FIRMWARE_ID_CP_ME = 14, 9062306a36Sopenharmony_ci SOC21_FIRMWARE_ID_CP_MEC = 15, 9162306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_MES_P0 = 16, 9262306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_MES_P1 = 17, 9362306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_PFP = 18, 9462306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_ME = 19, 9562306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_MEC = 20, 9662306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_MES_P0_STACK = 21, 9762306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_MES_P1_STACK = 22, 9862306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_PFP_P0_STACK = 23, 9962306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_PFP_P1_STACK = 24, 10062306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_ME_P0_STACK = 25, 10162306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_ME_P1_STACK = 26, 10262306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_MEC_P0_STACK = 27, 10362306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_MEC_P1_STACK = 28, 10462306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_MEC_P2_STACK = 29, 10562306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RS64_MEC_P3_STACK = 30, 10662306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLC_SRM_DRAM_SR = 31, 10762306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLCG_SCRATCH_SR = 32, 10862306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLCP_SCRATCH_SR = 33, 10962306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLCV_SCRATCH_SR = 34, 11062306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLX6_DRAM_SR = 35, 11162306a36Sopenharmony_ci SOC21_FIRMWARE_ID_RLX6_DRAM_SR_CORE1 = 36, 11262306a36Sopenharmony_ci SOC21_FIRMWARE_ID_MAX = 37 11362306a36Sopenharmony_ci} SOC21_FIRMWARE_ID; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_citypedef struct _RLC_TABLE_OF_CONTENT { 11662306a36Sopenharmony_ci union { 11762306a36Sopenharmony_ci unsigned int DW0; 11862306a36Sopenharmony_ci struct { 11962306a36Sopenharmony_ci unsigned int offset : 25; 12062306a36Sopenharmony_ci unsigned int id : 7; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci }; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci union { 12562306a36Sopenharmony_ci unsigned int DW1; 12662306a36Sopenharmony_ci struct { 12762306a36Sopenharmony_ci unsigned int load_at_boot : 1; 12862306a36Sopenharmony_ci unsigned int load_at_vddgfx : 1; 12962306a36Sopenharmony_ci unsigned int load_at_reset : 1; 13062306a36Sopenharmony_ci unsigned int memory_destination : 2; 13162306a36Sopenharmony_ci unsigned int vfflr_image_code : 4; 13262306a36Sopenharmony_ci unsigned int load_mode_direct : 1; 13362306a36Sopenharmony_ci unsigned int save_for_vddgfx : 1; 13462306a36Sopenharmony_ci unsigned int save_for_vfflr : 1; 13562306a36Sopenharmony_ci unsigned int reserved : 1; 13662306a36Sopenharmony_ci unsigned int signed_source : 1; 13762306a36Sopenharmony_ci unsigned int size : 18; 13862306a36Sopenharmony_ci }; 13962306a36Sopenharmony_ci }; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci union { 14262306a36Sopenharmony_ci unsigned int DW2; 14362306a36Sopenharmony_ci struct { 14462306a36Sopenharmony_ci unsigned int indirect_addr_reg : 16; 14562306a36Sopenharmony_ci unsigned int index : 16; 14662306a36Sopenharmony_ci }; 14762306a36Sopenharmony_ci }; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci union { 15062306a36Sopenharmony_ci unsigned int DW3; 15162306a36Sopenharmony_ci struct { 15262306a36Sopenharmony_ci unsigned int indirect_data_reg : 16; 15362306a36Sopenharmony_ci unsigned int indirect_start_offset : 16; 15462306a36Sopenharmony_ci }; 15562306a36Sopenharmony_ci }; 15662306a36Sopenharmony_ci} RLC_TABLE_OF_CONTENT; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci#define RLC_TOC_MAX_SIZE 64 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistruct amdgpu_rlc_funcs { 16162306a36Sopenharmony_ci bool (*is_rlc_enabled)(struct amdgpu_device *adev); 16262306a36Sopenharmony_ci void (*set_safe_mode)(struct amdgpu_device *adev, int xcc_id); 16362306a36Sopenharmony_ci void (*unset_safe_mode)(struct amdgpu_device *adev, int xcc_id); 16462306a36Sopenharmony_ci int (*init)(struct amdgpu_device *adev); 16562306a36Sopenharmony_ci u32 (*get_csb_size)(struct amdgpu_device *adev); 16662306a36Sopenharmony_ci void (*get_csb_buffer)(struct amdgpu_device *adev, volatile u32 *buffer); 16762306a36Sopenharmony_ci int (*get_cp_table_num)(struct amdgpu_device *adev); 16862306a36Sopenharmony_ci int (*resume)(struct amdgpu_device *adev); 16962306a36Sopenharmony_ci void (*stop)(struct amdgpu_device *adev); 17062306a36Sopenharmony_ci void (*reset)(struct amdgpu_device *adev); 17162306a36Sopenharmony_ci void (*start)(struct amdgpu_device *adev); 17262306a36Sopenharmony_ci void (*update_spm_vmid)(struct amdgpu_device *adev, unsigned vmid); 17362306a36Sopenharmony_ci bool (*is_rlcg_access_range)(struct amdgpu_device *adev, uint32_t reg); 17462306a36Sopenharmony_ci}; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistruct amdgpu_rlcg_reg_access_ctrl { 17762306a36Sopenharmony_ci uint32_t scratch_reg0; 17862306a36Sopenharmony_ci uint32_t scratch_reg1; 17962306a36Sopenharmony_ci uint32_t scratch_reg2; 18062306a36Sopenharmony_ci uint32_t scratch_reg3; 18162306a36Sopenharmony_ci uint32_t grbm_cntl; 18262306a36Sopenharmony_ci uint32_t grbm_idx; 18362306a36Sopenharmony_ci uint32_t spare_int; 18462306a36Sopenharmony_ci}; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_cistruct amdgpu_rlc { 18762306a36Sopenharmony_ci /* for power gating */ 18862306a36Sopenharmony_ci struct amdgpu_bo *save_restore_obj; 18962306a36Sopenharmony_ci uint64_t save_restore_gpu_addr; 19062306a36Sopenharmony_ci volatile uint32_t *sr_ptr; 19162306a36Sopenharmony_ci const u32 *reg_list; 19262306a36Sopenharmony_ci u32 reg_list_size; 19362306a36Sopenharmony_ci /* for clear state */ 19462306a36Sopenharmony_ci struct amdgpu_bo *clear_state_obj; 19562306a36Sopenharmony_ci uint64_t clear_state_gpu_addr; 19662306a36Sopenharmony_ci volatile uint32_t *cs_ptr; 19762306a36Sopenharmony_ci const struct cs_section_def *cs_data; 19862306a36Sopenharmony_ci u32 clear_state_size; 19962306a36Sopenharmony_ci /* for cp tables */ 20062306a36Sopenharmony_ci struct amdgpu_bo *cp_table_obj; 20162306a36Sopenharmony_ci uint64_t cp_table_gpu_addr; 20262306a36Sopenharmony_ci volatile uint32_t *cp_table_ptr; 20362306a36Sopenharmony_ci u32 cp_table_size; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci /* safe mode for updating CG/PG state */ 20662306a36Sopenharmony_ci bool in_safe_mode[AMDGPU_MAX_RLC_INSTANCES]; 20762306a36Sopenharmony_ci const struct amdgpu_rlc_funcs *funcs; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci /* for firmware data */ 21062306a36Sopenharmony_ci u32 save_and_restore_offset; 21162306a36Sopenharmony_ci u32 clear_state_descriptor_offset; 21262306a36Sopenharmony_ci u32 avail_scratch_ram_locations; 21362306a36Sopenharmony_ci u32 reg_restore_list_size; 21462306a36Sopenharmony_ci u32 reg_list_format_start; 21562306a36Sopenharmony_ci u32 reg_list_format_separate_start; 21662306a36Sopenharmony_ci u32 starting_offsets_start; 21762306a36Sopenharmony_ci u32 reg_list_format_size_bytes; 21862306a36Sopenharmony_ci u32 reg_list_size_bytes; 21962306a36Sopenharmony_ci u32 reg_list_format_direct_reg_list_length; 22062306a36Sopenharmony_ci u32 save_restore_list_cntl_size_bytes; 22162306a36Sopenharmony_ci u32 save_restore_list_gpm_size_bytes; 22262306a36Sopenharmony_ci u32 save_restore_list_srm_size_bytes; 22362306a36Sopenharmony_ci u32 rlc_iram_ucode_size_bytes; 22462306a36Sopenharmony_ci u32 rlc_dram_ucode_size_bytes; 22562306a36Sopenharmony_ci u32 rlcp_ucode_size_bytes; 22662306a36Sopenharmony_ci u32 rlcv_ucode_size_bytes; 22762306a36Sopenharmony_ci u32 global_tap_delays_ucode_size_bytes; 22862306a36Sopenharmony_ci u32 se0_tap_delays_ucode_size_bytes; 22962306a36Sopenharmony_ci u32 se1_tap_delays_ucode_size_bytes; 23062306a36Sopenharmony_ci u32 se2_tap_delays_ucode_size_bytes; 23162306a36Sopenharmony_ci u32 se3_tap_delays_ucode_size_bytes; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci u32 *register_list_format; 23462306a36Sopenharmony_ci u32 *register_restore; 23562306a36Sopenharmony_ci u8 *save_restore_list_cntl; 23662306a36Sopenharmony_ci u8 *save_restore_list_gpm; 23762306a36Sopenharmony_ci u8 *save_restore_list_srm; 23862306a36Sopenharmony_ci u8 *rlc_iram_ucode; 23962306a36Sopenharmony_ci u8 *rlc_dram_ucode; 24062306a36Sopenharmony_ci u8 *rlcp_ucode; 24162306a36Sopenharmony_ci u8 *rlcv_ucode; 24262306a36Sopenharmony_ci u8 *global_tap_delays_ucode; 24362306a36Sopenharmony_ci u8 *se0_tap_delays_ucode; 24462306a36Sopenharmony_ci u8 *se1_tap_delays_ucode; 24562306a36Sopenharmony_ci u8 *se2_tap_delays_ucode; 24662306a36Sopenharmony_ci u8 *se3_tap_delays_ucode; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci bool is_rlc_v2_1; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci /* for rlc autoload */ 25162306a36Sopenharmony_ci struct amdgpu_bo *rlc_autoload_bo; 25262306a36Sopenharmony_ci u64 rlc_autoload_gpu_addr; 25362306a36Sopenharmony_ci void *rlc_autoload_ptr; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci /* rlc toc buffer */ 25662306a36Sopenharmony_ci struct amdgpu_bo *rlc_toc_bo; 25762306a36Sopenharmony_ci uint64_t rlc_toc_gpu_addr; 25862306a36Sopenharmony_ci void *rlc_toc_buf; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci bool rlcg_reg_access_supported; 26162306a36Sopenharmony_ci /* registers for rlcg indirect reg access */ 26262306a36Sopenharmony_ci struct amdgpu_rlcg_reg_access_ctrl reg_access_ctrl[AMDGPU_MAX_RLC_INSTANCES]; 26362306a36Sopenharmony_ci}; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_civoid amdgpu_gfx_rlc_enter_safe_mode(struct amdgpu_device *adev, int xcc_id); 26662306a36Sopenharmony_civoid amdgpu_gfx_rlc_exit_safe_mode(struct amdgpu_device *adev, int xcc_id); 26762306a36Sopenharmony_ciint amdgpu_gfx_rlc_init_sr(struct amdgpu_device *adev, u32 dws); 26862306a36Sopenharmony_ciint amdgpu_gfx_rlc_init_csb(struct amdgpu_device *adev); 26962306a36Sopenharmony_ciint amdgpu_gfx_rlc_init_cpt(struct amdgpu_device *adev); 27062306a36Sopenharmony_civoid amdgpu_gfx_rlc_setup_cp_table(struct amdgpu_device *adev); 27162306a36Sopenharmony_civoid amdgpu_gfx_rlc_fini(struct amdgpu_device *adev); 27262306a36Sopenharmony_ciint amdgpu_gfx_rlc_init_microcode(struct amdgpu_device *adev, 27362306a36Sopenharmony_ci uint16_t version_major, 27462306a36Sopenharmony_ci uint16_t version_minor); 27562306a36Sopenharmony_ci#endif 276