162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2019 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci */ 2362306a36Sopenharmony_ci#ifndef __AMDGPU_NBIO_H__ 2462306a36Sopenharmony_ci#define __AMDGPU_NBIO_H__ 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* 2762306a36Sopenharmony_ci * amdgpu nbio functions 2862306a36Sopenharmony_ci */ 2962306a36Sopenharmony_cistruct nbio_hdp_flush_reg { 3062306a36Sopenharmony_ci u32 ref_and_mask_cp0; 3162306a36Sopenharmony_ci u32 ref_and_mask_cp1; 3262306a36Sopenharmony_ci u32 ref_and_mask_cp2; 3362306a36Sopenharmony_ci u32 ref_and_mask_cp3; 3462306a36Sopenharmony_ci u32 ref_and_mask_cp4; 3562306a36Sopenharmony_ci u32 ref_and_mask_cp5; 3662306a36Sopenharmony_ci u32 ref_and_mask_cp6; 3762306a36Sopenharmony_ci u32 ref_and_mask_cp7; 3862306a36Sopenharmony_ci u32 ref_and_mask_cp8; 3962306a36Sopenharmony_ci u32 ref_and_mask_cp9; 4062306a36Sopenharmony_ci u32 ref_and_mask_sdma0; 4162306a36Sopenharmony_ci u32 ref_and_mask_sdma1; 4262306a36Sopenharmony_ci u32 ref_and_mask_sdma2; 4362306a36Sopenharmony_ci u32 ref_and_mask_sdma3; 4462306a36Sopenharmony_ci u32 ref_and_mask_sdma4; 4562306a36Sopenharmony_ci u32 ref_and_mask_sdma5; 4662306a36Sopenharmony_ci u32 ref_and_mask_sdma6; 4762306a36Sopenharmony_ci u32 ref_and_mask_sdma7; 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistruct amdgpu_nbio_ras { 5162306a36Sopenharmony_ci struct amdgpu_ras_block_object ras_block; 5262306a36Sopenharmony_ci void (*handle_ras_controller_intr_no_bifring)(struct amdgpu_device *adev); 5362306a36Sopenharmony_ci void (*handle_ras_err_event_athub_intr_no_bifring)(struct amdgpu_device *adev); 5462306a36Sopenharmony_ci int (*init_ras_controller_interrupt)(struct amdgpu_device *adev); 5562306a36Sopenharmony_ci int (*init_ras_err_event_athub_interrupt)(struct amdgpu_device *adev); 5662306a36Sopenharmony_ci}; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cistruct amdgpu_nbio_funcs { 5962306a36Sopenharmony_ci const struct nbio_hdp_flush_reg *hdp_flush_reg; 6062306a36Sopenharmony_ci u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev); 6162306a36Sopenharmony_ci u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev); 6262306a36Sopenharmony_ci u32 (*get_pcie_index_offset)(struct amdgpu_device *adev); 6362306a36Sopenharmony_ci u32 (*get_pcie_data_offset)(struct amdgpu_device *adev); 6462306a36Sopenharmony_ci u32 (*get_pcie_index_hi_offset)(struct amdgpu_device *adev); 6562306a36Sopenharmony_ci u32 (*get_pcie_port_index_offset)(struct amdgpu_device *adev); 6662306a36Sopenharmony_ci u32 (*get_pcie_port_data_offset)(struct amdgpu_device *adev); 6762306a36Sopenharmony_ci u32 (*get_rev_id)(struct amdgpu_device *adev); 6862306a36Sopenharmony_ci void (*mc_access_enable)(struct amdgpu_device *adev, bool enable); 6962306a36Sopenharmony_ci u32 (*get_memsize)(struct amdgpu_device *adev); 7062306a36Sopenharmony_ci void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance, 7162306a36Sopenharmony_ci bool use_doorbell, int doorbell_index, int doorbell_size); 7262306a36Sopenharmony_ci void (*vcn_doorbell_range)(struct amdgpu_device *adev, bool use_doorbell, 7362306a36Sopenharmony_ci int doorbell_index, int instance); 7462306a36Sopenharmony_ci void (*gc_doorbell_init)(struct amdgpu_device *adev); 7562306a36Sopenharmony_ci void (*enable_doorbell_aperture)(struct amdgpu_device *adev, 7662306a36Sopenharmony_ci bool enable); 7762306a36Sopenharmony_ci void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev, 7862306a36Sopenharmony_ci bool enable); 7962306a36Sopenharmony_ci void (*ih_doorbell_range)(struct amdgpu_device *adev, 8062306a36Sopenharmony_ci bool use_doorbell, int doorbell_index); 8162306a36Sopenharmony_ci void (*enable_doorbell_interrupt)(struct amdgpu_device *adev, 8262306a36Sopenharmony_ci bool enable); 8362306a36Sopenharmony_ci void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev, 8462306a36Sopenharmony_ci bool enable); 8562306a36Sopenharmony_ci void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev, 8662306a36Sopenharmony_ci bool enable); 8762306a36Sopenharmony_ci void (*get_clockgating_state)(struct amdgpu_device *adev, 8862306a36Sopenharmony_ci u64 *flags); 8962306a36Sopenharmony_ci void (*ih_control)(struct amdgpu_device *adev); 9062306a36Sopenharmony_ci void (*init_registers)(struct amdgpu_device *adev); 9162306a36Sopenharmony_ci void (*remap_hdp_registers)(struct amdgpu_device *adev); 9262306a36Sopenharmony_ci void (*enable_aspm)(struct amdgpu_device *adev, 9362306a36Sopenharmony_ci bool enable); 9462306a36Sopenharmony_ci void (*program_aspm)(struct amdgpu_device *adev); 9562306a36Sopenharmony_ci void (*apply_lc_spc_mode_wa)(struct amdgpu_device *adev); 9662306a36Sopenharmony_ci void (*apply_l1_link_width_reconfig_wa)(struct amdgpu_device *adev); 9762306a36Sopenharmony_ci void (*clear_doorbell_interrupt)(struct amdgpu_device *adev); 9862306a36Sopenharmony_ci u32 (*get_rom_offset)(struct amdgpu_device *adev); 9962306a36Sopenharmony_ci int (*get_compute_partition_mode)(struct amdgpu_device *adev); 10062306a36Sopenharmony_ci u32 (*get_memory_partition_mode)(struct amdgpu_device *adev, 10162306a36Sopenharmony_ci u32 *supp_modes); 10262306a36Sopenharmony_ci u64 (*get_pcie_replay_count)(struct amdgpu_device *adev); 10362306a36Sopenharmony_ci void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0, 10462306a36Sopenharmony_ci uint64_t *count1); 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistruct amdgpu_nbio { 10862306a36Sopenharmony_ci const struct nbio_hdp_flush_reg *hdp_flush_reg; 10962306a36Sopenharmony_ci struct amdgpu_irq_src ras_controller_irq; 11062306a36Sopenharmony_ci struct amdgpu_irq_src ras_err_event_athub_irq; 11162306a36Sopenharmony_ci struct ras_common_if *ras_if; 11262306a36Sopenharmony_ci const struct amdgpu_nbio_funcs *funcs; 11362306a36Sopenharmony_ci struct amdgpu_nbio_ras *ras; 11462306a36Sopenharmony_ci}; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ciint amdgpu_nbio_ras_sw_init(struct amdgpu_device *adev); 11762306a36Sopenharmony_civoid amdgpu_nbio_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0, uint64_t *count1); 11862306a36Sopenharmony_ciint amdgpu_nbio_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block); 11962306a36Sopenharmony_ciu64 amdgpu_nbio_get_pcie_replay_count(struct amdgpu_device *adev); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci#endif 122