162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright (C) 2019 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included 1262306a36Sopenharmony_ci * in all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 1562306a36Sopenharmony_ci * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN 1862306a36Sopenharmony_ci * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 1962306a36Sopenharmony_ci * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 2062306a36Sopenharmony_ci */ 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#include "amdgpu.h" 2362306a36Sopenharmony_ci#include "amdgpu_ras.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ciint amdgpu_nbio_ras_sw_init(struct amdgpu_device *adev) 2662306a36Sopenharmony_ci{ 2762306a36Sopenharmony_ci int err; 2862306a36Sopenharmony_ci struct amdgpu_nbio_ras *ras; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci if (!adev->nbio.ras) 3162306a36Sopenharmony_ci return 0; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci ras = adev->nbio.ras; 3462306a36Sopenharmony_ci err = amdgpu_ras_register_ras_block(adev, &ras->ras_block); 3562306a36Sopenharmony_ci if (err) { 3662306a36Sopenharmony_ci dev_err(adev->dev, "Failed to register pcie_bif ras block!\n"); 3762306a36Sopenharmony_ci return err; 3862306a36Sopenharmony_ci } 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci strcpy(ras->ras_block.ras_comm.name, "pcie_bif"); 4162306a36Sopenharmony_ci ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__PCIE_BIF; 4262306a36Sopenharmony_ci ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE; 4362306a36Sopenharmony_ci adev->nbio.ras_if = &ras->ras_block.ras_comm; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci return 0; 4662306a36Sopenharmony_ci} 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ciu64 amdgpu_nbio_get_pcie_replay_count(struct amdgpu_device *adev) 4962306a36Sopenharmony_ci{ 5062306a36Sopenharmony_ci if (adev->nbio.funcs && adev->nbio.funcs->get_pcie_replay_count) 5162306a36Sopenharmony_ci return adev->nbio.funcs->get_pcie_replay_count(adev); 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci return 0; 5462306a36Sopenharmony_ci} 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_civoid amdgpu_nbio_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0, 5762306a36Sopenharmony_ci uint64_t *count1) 5862306a36Sopenharmony_ci{ 5962306a36Sopenharmony_ci if (adev->nbio.funcs->get_pcie_usage) 6062306a36Sopenharmony_ci adev->nbio.funcs->get_pcie_usage(adev, count0, count1); 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci} 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ciint amdgpu_nbio_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block) 6562306a36Sopenharmony_ci{ 6662306a36Sopenharmony_ci int r; 6762306a36Sopenharmony_ci r = amdgpu_ras_block_late_init(adev, ras_block); 6862306a36Sopenharmony_ci if (r) 6962306a36Sopenharmony_ci return r; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci if (amdgpu_ras_is_supported(adev, ras_block->block)) { 7262306a36Sopenharmony_ci r = amdgpu_irq_get(adev, &adev->nbio.ras_controller_irq, 0); 7362306a36Sopenharmony_ci if (r) 7462306a36Sopenharmony_ci goto late_fini; 7562306a36Sopenharmony_ci r = amdgpu_irq_get(adev, &adev->nbio.ras_err_event_athub_irq, 0); 7662306a36Sopenharmony_ci if (r) 7762306a36Sopenharmony_ci goto late_fini; 7862306a36Sopenharmony_ci } 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci return 0; 8162306a36Sopenharmony_cilate_fini: 8262306a36Sopenharmony_ci amdgpu_ras_block_late_fini(adev, ras_block); 8362306a36Sopenharmony_ci return r; 8462306a36Sopenharmony_ci} 85