162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2019 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci */ 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#ifndef __AMDGPU_MES_H__ 2562306a36Sopenharmony_ci#define __AMDGPU_MES_H__ 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#include "amdgpu_irq.h" 2862306a36Sopenharmony_ci#include "kgd_kfd_interface.h" 2962306a36Sopenharmony_ci#include "amdgpu_gfx.h" 3062306a36Sopenharmony_ci#include "amdgpu_doorbell.h" 3162306a36Sopenharmony_ci#include <linux/sched/mm.h> 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define AMDGPU_MES_MAX_COMPUTE_PIPES 8 3462306a36Sopenharmony_ci#define AMDGPU_MES_MAX_GFX_PIPES 2 3562306a36Sopenharmony_ci#define AMDGPU_MES_MAX_SDMA_PIPES 2 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci#define AMDGPU_MES_API_VERSION_SHIFT 12 3862306a36Sopenharmony_ci#define AMDGPU_MES_FEAT_VERSION_SHIFT 24 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define AMDGPU_MES_VERSION_MASK 0x00000fff 4162306a36Sopenharmony_ci#define AMDGPU_MES_API_VERSION_MASK 0x00fff000 4262306a36Sopenharmony_ci#define AMDGPU_MES_FEAT_VERSION_MASK 0xff000000 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cienum amdgpu_mes_priority_level { 4562306a36Sopenharmony_ci AMDGPU_MES_PRIORITY_LEVEL_LOW = 0, 4662306a36Sopenharmony_ci AMDGPU_MES_PRIORITY_LEVEL_NORMAL = 1, 4762306a36Sopenharmony_ci AMDGPU_MES_PRIORITY_LEVEL_MEDIUM = 2, 4862306a36Sopenharmony_ci AMDGPU_MES_PRIORITY_LEVEL_HIGH = 3, 4962306a36Sopenharmony_ci AMDGPU_MES_PRIORITY_LEVEL_REALTIME = 4, 5062306a36Sopenharmony_ci AMDGPU_MES_PRIORITY_NUM_LEVELS 5162306a36Sopenharmony_ci}; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci#define AMDGPU_MES_PROC_CTX_SIZE 0x1000 /* one page area */ 5462306a36Sopenharmony_ci#define AMDGPU_MES_GANG_CTX_SIZE 0x1000 /* one page area */ 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_cistruct amdgpu_mes_funcs; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cienum admgpu_mes_pipe { 5962306a36Sopenharmony_ci AMDGPU_MES_SCHED_PIPE = 0, 6062306a36Sopenharmony_ci AMDGPU_MES_KIQ_PIPE, 6162306a36Sopenharmony_ci AMDGPU_MAX_MES_PIPES = 2, 6262306a36Sopenharmony_ci}; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistruct amdgpu_mes { 6562306a36Sopenharmony_ci struct amdgpu_device *adev; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci struct mutex mutex_hidden; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci struct idr pasid_idr; 7062306a36Sopenharmony_ci struct idr gang_id_idr; 7162306a36Sopenharmony_ci struct idr queue_id_idr; 7262306a36Sopenharmony_ci struct ida doorbell_ida; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci spinlock_t queue_id_lock; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci uint32_t sched_version; 7762306a36Sopenharmony_ci uint32_t kiq_version; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci uint32_t total_max_queue; 8062306a36Sopenharmony_ci uint32_t max_doorbell_slices; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci uint64_t default_process_quantum; 8362306a36Sopenharmony_ci uint64_t default_gang_quantum; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci struct amdgpu_ring ring; 8662306a36Sopenharmony_ci spinlock_t ring_lock; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci const struct firmware *fw[AMDGPU_MAX_MES_PIPES]; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci /* mes ucode */ 9162306a36Sopenharmony_ci struct amdgpu_bo *ucode_fw_obj[AMDGPU_MAX_MES_PIPES]; 9262306a36Sopenharmony_ci uint64_t ucode_fw_gpu_addr[AMDGPU_MAX_MES_PIPES]; 9362306a36Sopenharmony_ci uint32_t *ucode_fw_ptr[AMDGPU_MAX_MES_PIPES]; 9462306a36Sopenharmony_ci uint64_t uc_start_addr[AMDGPU_MAX_MES_PIPES]; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci /* mes ucode data */ 9762306a36Sopenharmony_ci struct amdgpu_bo *data_fw_obj[AMDGPU_MAX_MES_PIPES]; 9862306a36Sopenharmony_ci uint64_t data_fw_gpu_addr[AMDGPU_MAX_MES_PIPES]; 9962306a36Sopenharmony_ci uint32_t *data_fw_ptr[AMDGPU_MAX_MES_PIPES]; 10062306a36Sopenharmony_ci uint64_t data_start_addr[AMDGPU_MAX_MES_PIPES]; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci /* eop gpu obj */ 10362306a36Sopenharmony_ci struct amdgpu_bo *eop_gpu_obj[AMDGPU_MAX_MES_PIPES]; 10462306a36Sopenharmony_ci uint64_t eop_gpu_addr[AMDGPU_MAX_MES_PIPES]; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci void *mqd_backup[AMDGPU_MAX_MES_PIPES]; 10762306a36Sopenharmony_ci struct amdgpu_irq_src irq[AMDGPU_MAX_MES_PIPES]; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci uint32_t vmid_mask_gfxhub; 11062306a36Sopenharmony_ci uint32_t vmid_mask_mmhub; 11162306a36Sopenharmony_ci uint32_t compute_hqd_mask[AMDGPU_MES_MAX_COMPUTE_PIPES]; 11262306a36Sopenharmony_ci uint32_t gfx_hqd_mask[AMDGPU_MES_MAX_GFX_PIPES]; 11362306a36Sopenharmony_ci uint32_t sdma_hqd_mask[AMDGPU_MES_MAX_SDMA_PIPES]; 11462306a36Sopenharmony_ci uint32_t aggregated_doorbells[AMDGPU_MES_PRIORITY_NUM_LEVELS]; 11562306a36Sopenharmony_ci uint32_t sch_ctx_offs; 11662306a36Sopenharmony_ci uint64_t sch_ctx_gpu_addr; 11762306a36Sopenharmony_ci uint64_t *sch_ctx_ptr; 11862306a36Sopenharmony_ci uint32_t query_status_fence_offs; 11962306a36Sopenharmony_ci uint64_t query_status_fence_gpu_addr; 12062306a36Sopenharmony_ci uint64_t *query_status_fence_ptr; 12162306a36Sopenharmony_ci uint32_t read_val_offs; 12262306a36Sopenharmony_ci uint64_t read_val_gpu_addr; 12362306a36Sopenharmony_ci uint32_t *read_val_ptr; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci uint32_t saved_flags; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci /* initialize kiq pipe */ 12862306a36Sopenharmony_ci int (*kiq_hw_init)(struct amdgpu_device *adev); 12962306a36Sopenharmony_ci int (*kiq_hw_fini)(struct amdgpu_device *adev); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci /* MES doorbells */ 13262306a36Sopenharmony_ci uint32_t db_start_dw_offset; 13362306a36Sopenharmony_ci uint32_t num_mes_dbs; 13462306a36Sopenharmony_ci unsigned long *doorbell_bitmap; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci /* ip specific functions */ 13762306a36Sopenharmony_ci const struct amdgpu_mes_funcs *funcs; 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistruct amdgpu_mes_process { 14162306a36Sopenharmony_ci int pasid; 14262306a36Sopenharmony_ci struct amdgpu_vm *vm; 14362306a36Sopenharmony_ci uint64_t pd_gpu_addr; 14462306a36Sopenharmony_ci struct amdgpu_bo *proc_ctx_bo; 14562306a36Sopenharmony_ci uint64_t proc_ctx_gpu_addr; 14662306a36Sopenharmony_ci void *proc_ctx_cpu_ptr; 14762306a36Sopenharmony_ci uint64_t process_quantum; 14862306a36Sopenharmony_ci struct list_head gang_list; 14962306a36Sopenharmony_ci uint32_t doorbell_index; 15062306a36Sopenharmony_ci struct mutex doorbell_lock; 15162306a36Sopenharmony_ci}; 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_cistruct amdgpu_mes_gang { 15462306a36Sopenharmony_ci int gang_id; 15562306a36Sopenharmony_ci int priority; 15662306a36Sopenharmony_ci int inprocess_gang_priority; 15762306a36Sopenharmony_ci int global_priority_level; 15862306a36Sopenharmony_ci struct list_head list; 15962306a36Sopenharmony_ci struct amdgpu_mes_process *process; 16062306a36Sopenharmony_ci struct amdgpu_bo *gang_ctx_bo; 16162306a36Sopenharmony_ci uint64_t gang_ctx_gpu_addr; 16262306a36Sopenharmony_ci void *gang_ctx_cpu_ptr; 16362306a36Sopenharmony_ci uint64_t gang_quantum; 16462306a36Sopenharmony_ci struct list_head queue_list; 16562306a36Sopenharmony_ci}; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistruct amdgpu_mes_queue { 16862306a36Sopenharmony_ci struct list_head list; 16962306a36Sopenharmony_ci struct amdgpu_mes_gang *gang; 17062306a36Sopenharmony_ci int queue_id; 17162306a36Sopenharmony_ci uint64_t doorbell_off; 17262306a36Sopenharmony_ci struct amdgpu_bo *mqd_obj; 17362306a36Sopenharmony_ci void *mqd_cpu_ptr; 17462306a36Sopenharmony_ci uint64_t mqd_gpu_addr; 17562306a36Sopenharmony_ci uint64_t wptr_gpu_addr; 17662306a36Sopenharmony_ci int queue_type; 17762306a36Sopenharmony_ci int paging; 17862306a36Sopenharmony_ci struct amdgpu_ring *ring; 17962306a36Sopenharmony_ci}; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_cistruct amdgpu_mes_queue_properties { 18262306a36Sopenharmony_ci int queue_type; 18362306a36Sopenharmony_ci uint64_t hqd_base_gpu_addr; 18462306a36Sopenharmony_ci uint64_t rptr_gpu_addr; 18562306a36Sopenharmony_ci uint64_t wptr_gpu_addr; 18662306a36Sopenharmony_ci uint64_t wptr_mc_addr; 18762306a36Sopenharmony_ci uint32_t queue_size; 18862306a36Sopenharmony_ci uint64_t eop_gpu_addr; 18962306a36Sopenharmony_ci uint32_t hqd_pipe_priority; 19062306a36Sopenharmony_ci uint32_t hqd_queue_priority; 19162306a36Sopenharmony_ci bool paging; 19262306a36Sopenharmony_ci struct amdgpu_ring *ring; 19362306a36Sopenharmony_ci /* out */ 19462306a36Sopenharmony_ci uint64_t doorbell_off; 19562306a36Sopenharmony_ci}; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistruct amdgpu_mes_gang_properties { 19862306a36Sopenharmony_ci uint32_t priority; 19962306a36Sopenharmony_ci uint32_t gang_quantum; 20062306a36Sopenharmony_ci uint32_t inprocess_gang_priority; 20162306a36Sopenharmony_ci uint32_t priority_level; 20262306a36Sopenharmony_ci int global_priority_level; 20362306a36Sopenharmony_ci}; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_cistruct mes_add_queue_input { 20662306a36Sopenharmony_ci uint32_t process_id; 20762306a36Sopenharmony_ci uint64_t page_table_base_addr; 20862306a36Sopenharmony_ci uint64_t process_va_start; 20962306a36Sopenharmony_ci uint64_t process_va_end; 21062306a36Sopenharmony_ci uint64_t process_quantum; 21162306a36Sopenharmony_ci uint64_t process_context_addr; 21262306a36Sopenharmony_ci uint64_t gang_quantum; 21362306a36Sopenharmony_ci uint64_t gang_context_addr; 21462306a36Sopenharmony_ci uint32_t inprocess_gang_priority; 21562306a36Sopenharmony_ci uint32_t gang_global_priority_level; 21662306a36Sopenharmony_ci uint32_t doorbell_offset; 21762306a36Sopenharmony_ci uint64_t mqd_addr; 21862306a36Sopenharmony_ci uint64_t wptr_addr; 21962306a36Sopenharmony_ci uint64_t wptr_mc_addr; 22062306a36Sopenharmony_ci uint32_t queue_type; 22162306a36Sopenharmony_ci uint32_t paging; 22262306a36Sopenharmony_ci uint32_t gws_base; 22362306a36Sopenharmony_ci uint32_t gws_size; 22462306a36Sopenharmony_ci uint64_t tba_addr; 22562306a36Sopenharmony_ci uint64_t tma_addr; 22662306a36Sopenharmony_ci uint32_t trap_en; 22762306a36Sopenharmony_ci uint32_t skip_process_ctx_clear; 22862306a36Sopenharmony_ci uint32_t is_kfd_process; 22962306a36Sopenharmony_ci uint32_t is_aql_queue; 23062306a36Sopenharmony_ci uint32_t queue_size; 23162306a36Sopenharmony_ci uint32_t exclusively_scheduled; 23262306a36Sopenharmony_ci}; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_cistruct mes_remove_queue_input { 23562306a36Sopenharmony_ci uint32_t doorbell_offset; 23662306a36Sopenharmony_ci uint64_t gang_context_addr; 23762306a36Sopenharmony_ci}; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistruct mes_unmap_legacy_queue_input { 24062306a36Sopenharmony_ci enum amdgpu_unmap_queues_action action; 24162306a36Sopenharmony_ci uint32_t queue_type; 24262306a36Sopenharmony_ci uint32_t doorbell_offset; 24362306a36Sopenharmony_ci uint32_t pipe_id; 24462306a36Sopenharmony_ci uint32_t queue_id; 24562306a36Sopenharmony_ci uint64_t trail_fence_addr; 24662306a36Sopenharmony_ci uint64_t trail_fence_data; 24762306a36Sopenharmony_ci}; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_cistruct mes_suspend_gang_input { 25062306a36Sopenharmony_ci bool suspend_all_gangs; 25162306a36Sopenharmony_ci uint64_t gang_context_addr; 25262306a36Sopenharmony_ci uint64_t suspend_fence_addr; 25362306a36Sopenharmony_ci uint32_t suspend_fence_value; 25462306a36Sopenharmony_ci}; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistruct mes_resume_gang_input { 25762306a36Sopenharmony_ci bool resume_all_gangs; 25862306a36Sopenharmony_ci uint64_t gang_context_addr; 25962306a36Sopenharmony_ci}; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_cienum mes_misc_opcode { 26262306a36Sopenharmony_ci MES_MISC_OP_WRITE_REG, 26362306a36Sopenharmony_ci MES_MISC_OP_READ_REG, 26462306a36Sopenharmony_ci MES_MISC_OP_WRM_REG_WAIT, 26562306a36Sopenharmony_ci MES_MISC_OP_WRM_REG_WR_WAIT, 26662306a36Sopenharmony_ci MES_MISC_OP_SET_SHADER_DEBUGGER, 26762306a36Sopenharmony_ci}; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistruct mes_misc_op_input { 27062306a36Sopenharmony_ci enum mes_misc_opcode op; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci union { 27362306a36Sopenharmony_ci struct { 27462306a36Sopenharmony_ci uint32_t reg_offset; 27562306a36Sopenharmony_ci uint64_t buffer_addr; 27662306a36Sopenharmony_ci } read_reg; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci struct { 27962306a36Sopenharmony_ci uint32_t reg_offset; 28062306a36Sopenharmony_ci uint32_t reg_value; 28162306a36Sopenharmony_ci } write_reg; 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci struct { 28462306a36Sopenharmony_ci uint32_t ref; 28562306a36Sopenharmony_ci uint32_t mask; 28662306a36Sopenharmony_ci uint32_t reg0; 28762306a36Sopenharmony_ci uint32_t reg1; 28862306a36Sopenharmony_ci } wrm_reg; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci struct { 29162306a36Sopenharmony_ci uint64_t process_context_addr; 29262306a36Sopenharmony_ci union { 29362306a36Sopenharmony_ci struct { 29462306a36Sopenharmony_ci uint32_t single_memop : 1; 29562306a36Sopenharmony_ci uint32_t single_alu_op : 1; 29662306a36Sopenharmony_ci uint32_t reserved: 29; 29762306a36Sopenharmony_ci uint32_t process_ctx_flush: 1; 29862306a36Sopenharmony_ci }; 29962306a36Sopenharmony_ci uint32_t u32all; 30062306a36Sopenharmony_ci } flags; 30162306a36Sopenharmony_ci uint32_t spi_gdbg_per_vmid_cntl; 30262306a36Sopenharmony_ci uint32_t tcp_watch_cntl[4]; 30362306a36Sopenharmony_ci uint32_t trap_en; 30462306a36Sopenharmony_ci } set_shader_debugger; 30562306a36Sopenharmony_ci }; 30662306a36Sopenharmony_ci}; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_cistruct amdgpu_mes_funcs { 30962306a36Sopenharmony_ci int (*add_hw_queue)(struct amdgpu_mes *mes, 31062306a36Sopenharmony_ci struct mes_add_queue_input *input); 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci int (*remove_hw_queue)(struct amdgpu_mes *mes, 31362306a36Sopenharmony_ci struct mes_remove_queue_input *input); 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci int (*unmap_legacy_queue)(struct amdgpu_mes *mes, 31662306a36Sopenharmony_ci struct mes_unmap_legacy_queue_input *input); 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci int (*suspend_gang)(struct amdgpu_mes *mes, 31962306a36Sopenharmony_ci struct mes_suspend_gang_input *input); 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci int (*resume_gang)(struct amdgpu_mes *mes, 32262306a36Sopenharmony_ci struct mes_resume_gang_input *input); 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci int (*misc_op)(struct amdgpu_mes *mes, 32562306a36Sopenharmony_ci struct mes_misc_op_input *input); 32662306a36Sopenharmony_ci}; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci#define amdgpu_mes_kiq_hw_init(adev) (adev)->mes.kiq_hw_init((adev)) 32962306a36Sopenharmony_ci#define amdgpu_mes_kiq_hw_fini(adev) (adev)->mes.kiq_hw_fini((adev)) 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ciint amdgpu_mes_ctx_get_offs(struct amdgpu_ring *ring, unsigned int id_offs); 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ciint amdgpu_mes_init_microcode(struct amdgpu_device *adev, int pipe); 33462306a36Sopenharmony_ciint amdgpu_mes_init(struct amdgpu_device *adev); 33562306a36Sopenharmony_civoid amdgpu_mes_fini(struct amdgpu_device *adev); 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ciint amdgpu_mes_create_process(struct amdgpu_device *adev, int pasid, 33862306a36Sopenharmony_ci struct amdgpu_vm *vm); 33962306a36Sopenharmony_civoid amdgpu_mes_destroy_process(struct amdgpu_device *adev, int pasid); 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ciint amdgpu_mes_add_gang(struct amdgpu_device *adev, int pasid, 34262306a36Sopenharmony_ci struct amdgpu_mes_gang_properties *gprops, 34362306a36Sopenharmony_ci int *gang_id); 34462306a36Sopenharmony_ciint amdgpu_mes_remove_gang(struct amdgpu_device *adev, int gang_id); 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ciint amdgpu_mes_suspend(struct amdgpu_device *adev); 34762306a36Sopenharmony_ciint amdgpu_mes_resume(struct amdgpu_device *adev); 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ciint amdgpu_mes_add_hw_queue(struct amdgpu_device *adev, int gang_id, 35062306a36Sopenharmony_ci struct amdgpu_mes_queue_properties *qprops, 35162306a36Sopenharmony_ci int *queue_id); 35262306a36Sopenharmony_ciint amdgpu_mes_remove_hw_queue(struct amdgpu_device *adev, int queue_id); 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ciint amdgpu_mes_unmap_legacy_queue(struct amdgpu_device *adev, 35562306a36Sopenharmony_ci struct amdgpu_ring *ring, 35662306a36Sopenharmony_ci enum amdgpu_unmap_queues_action action, 35762306a36Sopenharmony_ci u64 gpu_addr, u64 seq); 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ciuint32_t amdgpu_mes_rreg(struct amdgpu_device *adev, uint32_t reg); 36062306a36Sopenharmony_ciint amdgpu_mes_wreg(struct amdgpu_device *adev, 36162306a36Sopenharmony_ci uint32_t reg, uint32_t val); 36262306a36Sopenharmony_ciint amdgpu_mes_reg_wait(struct amdgpu_device *adev, uint32_t reg, 36362306a36Sopenharmony_ci uint32_t val, uint32_t mask); 36462306a36Sopenharmony_ciint amdgpu_mes_reg_write_reg_wait(struct amdgpu_device *adev, 36562306a36Sopenharmony_ci uint32_t reg0, uint32_t reg1, 36662306a36Sopenharmony_ci uint32_t ref, uint32_t mask); 36762306a36Sopenharmony_ciint amdgpu_mes_set_shader_debugger(struct amdgpu_device *adev, 36862306a36Sopenharmony_ci uint64_t process_context_addr, 36962306a36Sopenharmony_ci uint32_t spi_gdbg_per_vmid_cntl, 37062306a36Sopenharmony_ci const uint32_t *tcp_watch_cntl, 37162306a36Sopenharmony_ci uint32_t flags, 37262306a36Sopenharmony_ci bool trap_en); 37362306a36Sopenharmony_ciint amdgpu_mes_flush_shader_debugger(struct amdgpu_device *adev, 37462306a36Sopenharmony_ci uint64_t process_context_addr); 37562306a36Sopenharmony_ciint amdgpu_mes_add_ring(struct amdgpu_device *adev, int gang_id, 37662306a36Sopenharmony_ci int queue_type, int idx, 37762306a36Sopenharmony_ci struct amdgpu_mes_ctx_data *ctx_data, 37862306a36Sopenharmony_ci struct amdgpu_ring **out); 37962306a36Sopenharmony_civoid amdgpu_mes_remove_ring(struct amdgpu_device *adev, 38062306a36Sopenharmony_ci struct amdgpu_ring *ring); 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ciuint32_t amdgpu_mes_get_aggregated_doorbell_index(struct amdgpu_device *adev, 38362306a36Sopenharmony_ci enum amdgpu_mes_priority_level prio); 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ciint amdgpu_mes_ctx_alloc_meta_data(struct amdgpu_device *adev, 38662306a36Sopenharmony_ci struct amdgpu_mes_ctx_data *ctx_data); 38762306a36Sopenharmony_civoid amdgpu_mes_ctx_free_meta_data(struct amdgpu_mes_ctx_data *ctx_data); 38862306a36Sopenharmony_ciint amdgpu_mes_ctx_map_meta_data(struct amdgpu_device *adev, 38962306a36Sopenharmony_ci struct amdgpu_vm *vm, 39062306a36Sopenharmony_ci struct amdgpu_mes_ctx_data *ctx_data); 39162306a36Sopenharmony_ciint amdgpu_mes_ctx_unmap_meta_data(struct amdgpu_device *adev, 39262306a36Sopenharmony_ci struct amdgpu_mes_ctx_data *ctx_data); 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ciint amdgpu_mes_self_test(struct amdgpu_device *adev); 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ciint amdgpu_mes_doorbell_process_slice(struct amdgpu_device *adev); 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci/* 39962306a36Sopenharmony_ci * MES lock can be taken in MMU notifiers. 40062306a36Sopenharmony_ci * 40162306a36Sopenharmony_ci * A bit more detail about why to set no-FS reclaim with MES lock: 40262306a36Sopenharmony_ci * 40362306a36Sopenharmony_ci * The purpose of the MMU notifier is to stop GPU access to memory so 40462306a36Sopenharmony_ci * that the Linux VM subsystem can move pages around safely. This is 40562306a36Sopenharmony_ci * done by preempting user mode queues for the affected process. When 40662306a36Sopenharmony_ci * MES is used, MES lock needs to be taken to preempt the queues. 40762306a36Sopenharmony_ci * 40862306a36Sopenharmony_ci * The MMU notifier callback entry point in the driver is 40962306a36Sopenharmony_ci * amdgpu_mn_invalidate_range_start_hsa. The relevant call chain from 41062306a36Sopenharmony_ci * there is: 41162306a36Sopenharmony_ci * amdgpu_amdkfd_evict_userptr -> kgd2kfd_quiesce_mm -> 41262306a36Sopenharmony_ci * kfd_process_evict_queues -> pdd->dev->dqm->ops.evict_process_queues 41362306a36Sopenharmony_ci * 41462306a36Sopenharmony_ci * The last part of the chain is a function pointer where we take the 41562306a36Sopenharmony_ci * MES lock. 41662306a36Sopenharmony_ci * 41762306a36Sopenharmony_ci * The problem with taking locks in the MMU notifier is, that MMU 41862306a36Sopenharmony_ci * notifiers can be called in reclaim-FS context. That's where the 41962306a36Sopenharmony_ci * kernel frees up pages to make room for new page allocations under 42062306a36Sopenharmony_ci * memory pressure. While we are running in reclaim-FS context, we must 42162306a36Sopenharmony_ci * not trigger another memory reclaim operation because that would 42262306a36Sopenharmony_ci * recursively reenter the reclaim code and cause a deadlock. The 42362306a36Sopenharmony_ci * memalloc_nofs_save/restore calls guarantee that. 42462306a36Sopenharmony_ci * 42562306a36Sopenharmony_ci * In addition we also need to avoid lock dependencies on other locks taken 42662306a36Sopenharmony_ci * under the MES lock, for example reservation locks. Here is a possible 42762306a36Sopenharmony_ci * scenario of a deadlock: 42862306a36Sopenharmony_ci * Thread A: takes and holds reservation lock | triggers reclaim-FS | 42962306a36Sopenharmony_ci * MMU notifier | blocks trying to take MES lock 43062306a36Sopenharmony_ci * Thread B: takes and holds MES lock | blocks trying to take reservation lock 43162306a36Sopenharmony_ci * 43262306a36Sopenharmony_ci * In this scenario Thread B gets involved in a deadlock even without 43362306a36Sopenharmony_ci * triggering a reclaim-FS operation itself. 43462306a36Sopenharmony_ci * To fix this and break the lock dependency chain you'd need to either: 43562306a36Sopenharmony_ci * 1. protect reservation locks with memalloc_nofs_save/restore, or 43662306a36Sopenharmony_ci * 2. avoid taking reservation locks under the MES lock. 43762306a36Sopenharmony_ci * 43862306a36Sopenharmony_ci * Reservation locks are taken all over the kernel in different subsystems, we 43962306a36Sopenharmony_ci * have no control over them and their lock dependencies.So the only workable 44062306a36Sopenharmony_ci * solution is to avoid taking other locks under the MES lock. 44162306a36Sopenharmony_ci * As a result, make sure no reclaim-FS happens while holding this lock anywhere 44262306a36Sopenharmony_ci * to prevent deadlocks when an MMU notifier runs in reclaim-FS context. 44362306a36Sopenharmony_ci */ 44462306a36Sopenharmony_cistatic inline void amdgpu_mes_lock(struct amdgpu_mes *mes) 44562306a36Sopenharmony_ci{ 44662306a36Sopenharmony_ci mutex_lock(&mes->mutex_hidden); 44762306a36Sopenharmony_ci mes->saved_flags = memalloc_noreclaim_save(); 44862306a36Sopenharmony_ci} 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_cistatic inline void amdgpu_mes_unlock(struct amdgpu_mes *mes) 45162306a36Sopenharmony_ci{ 45262306a36Sopenharmony_ci memalloc_noreclaim_restore(mes->saved_flags); 45362306a36Sopenharmony_ci mutex_unlock(&mes->mutex_hidden); 45462306a36Sopenharmony_ci} 45562306a36Sopenharmony_ci#endif /* __AMDGPU_MES_H__ */ 456