162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2021 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#ifndef __AMDGPU_IMU_H__
2562306a36Sopenharmony_ci#define __AMDGPU_IMU_H__
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cienum imu_work_mode {
2862306a36Sopenharmony_ci	DEBUG_MODE,
2962306a36Sopenharmony_ci	MISSION_MODE
3062306a36Sopenharmony_ci};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistruct amdgpu_imu_funcs {
3362306a36Sopenharmony_ci    int (*init_microcode)(struct amdgpu_device *adev);
3462306a36Sopenharmony_ci    int (*load_microcode)(struct amdgpu_device *adev);
3562306a36Sopenharmony_ci    void (*setup_imu)(struct amdgpu_device *adev);
3662306a36Sopenharmony_ci    int (*start_imu)(struct amdgpu_device *adev);
3762306a36Sopenharmony_ci    void (*program_rlc_ram)(struct amdgpu_device *adev);
3862306a36Sopenharmony_ci    int (*wait_for_reset_status)(struct amdgpu_device *adev);
3962306a36Sopenharmony_ci};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_cistruct imu_rlc_ram_golden {
4262306a36Sopenharmony_ci    u32 hwip;
4362306a36Sopenharmony_ci    u32 instance;
4462306a36Sopenharmony_ci    u32 segment;
4562306a36Sopenharmony_ci    u32 reg;
4662306a36Sopenharmony_ci    u32 data;
4762306a36Sopenharmony_ci    u32 addr_mask;
4862306a36Sopenharmony_ci};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci#define IMU_RLC_RAM_GOLDEN_VALUE(ip, inst, reg, data, addr_mask) \
5162306a36Sopenharmony_ci    { ip##_HWIP, inst, reg##_BASE_IDX, reg, data, addr_mask }
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistruct amdgpu_imu {
5462306a36Sopenharmony_ci    const struct amdgpu_imu_funcs *funcs;
5562306a36Sopenharmony_ci    enum imu_work_mode mode;
5662306a36Sopenharmony_ci};
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci#endif
59