162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2018 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci#ifndef __AMDGPU_CTX_H__
2462306a36Sopenharmony_ci#define __AMDGPU_CTX_H__
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#include <linux/ktime.h>
2762306a36Sopenharmony_ci#include <linux/types.h>
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#include "amdgpu_ring.h"
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cistruct drm_device;
3262306a36Sopenharmony_cistruct drm_file;
3362306a36Sopenharmony_cistruct amdgpu_fpriv;
3462306a36Sopenharmony_cistruct amdgpu_ctx_mgr;
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#define AMDGPU_MAX_ENTITY_NUM 4
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistruct amdgpu_ctx_entity {
3962306a36Sopenharmony_ci	uint32_t		hw_ip;
4062306a36Sopenharmony_ci	uint64_t		sequence;
4162306a36Sopenharmony_ci	struct drm_sched_entity	entity;
4262306a36Sopenharmony_ci	struct dma_fence	*fences[];
4362306a36Sopenharmony_ci};
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistruct amdgpu_ctx {
4662306a36Sopenharmony_ci	struct kref			refcount;
4762306a36Sopenharmony_ci	struct amdgpu_ctx_mgr		*mgr;
4862306a36Sopenharmony_ci	unsigned			reset_counter;
4962306a36Sopenharmony_ci	unsigned			reset_counter_query;
5062306a36Sopenharmony_ci	uint64_t			generation;
5162306a36Sopenharmony_ci	spinlock_t			ring_lock;
5262306a36Sopenharmony_ci	struct amdgpu_ctx_entity	*entities[AMDGPU_HW_IP_NUM][AMDGPU_MAX_ENTITY_NUM];
5362306a36Sopenharmony_ci	bool				preamble_presented;
5462306a36Sopenharmony_ci	int32_t				init_priority;
5562306a36Sopenharmony_ci	int32_t				override_priority;
5662306a36Sopenharmony_ci	atomic_t			guilty;
5762306a36Sopenharmony_ci	unsigned long			ras_counter_ce;
5862306a36Sopenharmony_ci	unsigned long			ras_counter_ue;
5962306a36Sopenharmony_ci	uint32_t			stable_pstate;
6062306a36Sopenharmony_ci	struct amdgpu_ctx_mgr		*ctx_mgr;
6162306a36Sopenharmony_ci};
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistruct amdgpu_ctx_mgr {
6462306a36Sopenharmony_ci	struct amdgpu_device	*adev;
6562306a36Sopenharmony_ci	struct mutex		lock;
6662306a36Sopenharmony_ci	/* protected by lock */
6762306a36Sopenharmony_ci	struct idr		ctx_handles;
6862306a36Sopenharmony_ci	atomic64_t		time_spend[AMDGPU_HW_IP_NUM];
6962306a36Sopenharmony_ci};
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ciextern const unsigned int amdgpu_ctx_num_entities[AMDGPU_HW_IP_NUM];
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cistruct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
7462306a36Sopenharmony_ciint amdgpu_ctx_put(struct amdgpu_ctx *ctx);
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ciint amdgpu_ctx_get_entity(struct amdgpu_ctx *ctx, u32 hw_ip, u32 instance,
7762306a36Sopenharmony_ci			  u32 ring, struct drm_sched_entity **entity);
7862306a36Sopenharmony_ciuint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx,
7962306a36Sopenharmony_ci			      struct drm_sched_entity *entity,
8062306a36Sopenharmony_ci			      struct dma_fence *fence);
8162306a36Sopenharmony_cistruct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
8262306a36Sopenharmony_ci				       struct drm_sched_entity *entity,
8362306a36Sopenharmony_ci				       uint64_t seq);
8462306a36Sopenharmony_cibool amdgpu_ctx_priority_is_valid(int32_t ctx_prio);
8562306a36Sopenharmony_civoid amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx, int32_t ctx_prio);
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ciint amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
8862306a36Sopenharmony_ci		     struct drm_file *filp);
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ciint amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx,
9162306a36Sopenharmony_ci			       struct drm_sched_entity *entity);
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_civoid amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr,
9462306a36Sopenharmony_ci			 struct amdgpu_device *adev);
9562306a36Sopenharmony_civoid amdgpu_ctx_mgr_entity_fini(struct amdgpu_ctx_mgr *mgr);
9662306a36Sopenharmony_cilong amdgpu_ctx_mgr_entity_flush(struct amdgpu_ctx_mgr *mgr, long timeout);
9762306a36Sopenharmony_civoid amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
9862306a36Sopenharmony_civoid amdgpu_ctx_mgr_usage(struct amdgpu_ctx_mgr *mgr,
9962306a36Sopenharmony_ci			  ktime_t usage[AMDGPU_HW_IP_NUM]);
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci#endif
102