162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2015 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci * 2362306a36Sopenharmony_ci */ 2462306a36Sopenharmony_ci#include <linux/list.h> 2562306a36Sopenharmony_ci#include <linux/pci.h> 2662306a36Sopenharmony_ci#include <linux/slab.h> 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#include <linux/firmware.h> 2962306a36Sopenharmony_ci#include <drm/amdgpu_drm.h> 3062306a36Sopenharmony_ci#include "amdgpu.h" 3162306a36Sopenharmony_ci#include "atom.h" 3262306a36Sopenharmony_ci#include "amdgpu_ucode.h" 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistruct amdgpu_cgs_device { 3562306a36Sopenharmony_ci struct cgs_device base; 3662306a36Sopenharmony_ci struct amdgpu_device *adev; 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#define CGS_FUNC_ADEV \ 4062306a36Sopenharmony_ci struct amdgpu_device *adev = \ 4162306a36Sopenharmony_ci ((struct amdgpu_cgs_device *)cgs_device)->adev 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned int offset) 4562306a36Sopenharmony_ci{ 4662306a36Sopenharmony_ci CGS_FUNC_ADEV; 4762306a36Sopenharmony_ci return RREG32(offset); 4862306a36Sopenharmony_ci} 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned int offset, 5162306a36Sopenharmony_ci uint32_t value) 5262306a36Sopenharmony_ci{ 5362306a36Sopenharmony_ci CGS_FUNC_ADEV; 5462306a36Sopenharmony_ci WREG32(offset, value); 5562306a36Sopenharmony_ci} 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device, 5862306a36Sopenharmony_ci enum cgs_ind_reg space, 5962306a36Sopenharmony_ci unsigned int index) 6062306a36Sopenharmony_ci{ 6162306a36Sopenharmony_ci CGS_FUNC_ADEV; 6262306a36Sopenharmony_ci switch (space) { 6362306a36Sopenharmony_ci case CGS_IND_REG__PCIE: 6462306a36Sopenharmony_ci return RREG32_PCIE(index); 6562306a36Sopenharmony_ci case CGS_IND_REG__SMC: 6662306a36Sopenharmony_ci return RREG32_SMC(index); 6762306a36Sopenharmony_ci case CGS_IND_REG__UVD_CTX: 6862306a36Sopenharmony_ci return RREG32_UVD_CTX(index); 6962306a36Sopenharmony_ci case CGS_IND_REG__DIDT: 7062306a36Sopenharmony_ci return RREG32_DIDT(index); 7162306a36Sopenharmony_ci case CGS_IND_REG_GC_CAC: 7262306a36Sopenharmony_ci return RREG32_GC_CAC(index); 7362306a36Sopenharmony_ci case CGS_IND_REG_SE_CAC: 7462306a36Sopenharmony_ci return RREG32_SE_CAC(index); 7562306a36Sopenharmony_ci case CGS_IND_REG__AUDIO_ENDPT: 7662306a36Sopenharmony_ci DRM_ERROR("audio endpt register access not implemented.\n"); 7762306a36Sopenharmony_ci return 0; 7862306a36Sopenharmony_ci default: 7962306a36Sopenharmony_ci BUG(); 8062306a36Sopenharmony_ci } 8162306a36Sopenharmony_ci WARN(1, "Invalid indirect register space"); 8262306a36Sopenharmony_ci return 0; 8362306a36Sopenharmony_ci} 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_cistatic void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device, 8662306a36Sopenharmony_ci enum cgs_ind_reg space, 8762306a36Sopenharmony_ci unsigned int index, uint32_t value) 8862306a36Sopenharmony_ci{ 8962306a36Sopenharmony_ci CGS_FUNC_ADEV; 9062306a36Sopenharmony_ci switch (space) { 9162306a36Sopenharmony_ci case CGS_IND_REG__PCIE: 9262306a36Sopenharmony_ci return WREG32_PCIE(index, value); 9362306a36Sopenharmony_ci case CGS_IND_REG__SMC: 9462306a36Sopenharmony_ci return WREG32_SMC(index, value); 9562306a36Sopenharmony_ci case CGS_IND_REG__UVD_CTX: 9662306a36Sopenharmony_ci return WREG32_UVD_CTX(index, value); 9762306a36Sopenharmony_ci case CGS_IND_REG__DIDT: 9862306a36Sopenharmony_ci return WREG32_DIDT(index, value); 9962306a36Sopenharmony_ci case CGS_IND_REG_GC_CAC: 10062306a36Sopenharmony_ci return WREG32_GC_CAC(index, value); 10162306a36Sopenharmony_ci case CGS_IND_REG_SE_CAC: 10262306a36Sopenharmony_ci return WREG32_SE_CAC(index, value); 10362306a36Sopenharmony_ci case CGS_IND_REG__AUDIO_ENDPT: 10462306a36Sopenharmony_ci DRM_ERROR("audio endpt register access not implemented.\n"); 10562306a36Sopenharmony_ci return; 10662306a36Sopenharmony_ci default: 10762306a36Sopenharmony_ci BUG(); 10862306a36Sopenharmony_ci } 10962306a36Sopenharmony_ci WARN(1, "Invalid indirect register space"); 11062306a36Sopenharmony_ci} 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type) 11362306a36Sopenharmony_ci{ 11462306a36Sopenharmony_ci CGS_FUNC_ADEV; 11562306a36Sopenharmony_ci enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci switch (fw_type) { 11862306a36Sopenharmony_ci case CGS_UCODE_ID_SDMA0: 11962306a36Sopenharmony_ci result = AMDGPU_UCODE_ID_SDMA0; 12062306a36Sopenharmony_ci break; 12162306a36Sopenharmony_ci case CGS_UCODE_ID_SDMA1: 12262306a36Sopenharmony_ci result = AMDGPU_UCODE_ID_SDMA1; 12362306a36Sopenharmony_ci break; 12462306a36Sopenharmony_ci case CGS_UCODE_ID_CP_CE: 12562306a36Sopenharmony_ci result = AMDGPU_UCODE_ID_CP_CE; 12662306a36Sopenharmony_ci break; 12762306a36Sopenharmony_ci case CGS_UCODE_ID_CP_PFP: 12862306a36Sopenharmony_ci result = AMDGPU_UCODE_ID_CP_PFP; 12962306a36Sopenharmony_ci break; 13062306a36Sopenharmony_ci case CGS_UCODE_ID_CP_ME: 13162306a36Sopenharmony_ci result = AMDGPU_UCODE_ID_CP_ME; 13262306a36Sopenharmony_ci break; 13362306a36Sopenharmony_ci case CGS_UCODE_ID_CP_MEC: 13462306a36Sopenharmony_ci case CGS_UCODE_ID_CP_MEC_JT1: 13562306a36Sopenharmony_ci result = AMDGPU_UCODE_ID_CP_MEC1; 13662306a36Sopenharmony_ci break; 13762306a36Sopenharmony_ci case CGS_UCODE_ID_CP_MEC_JT2: 13862306a36Sopenharmony_ci /* for VI. JT2 should be the same as JT1, because: 13962306a36Sopenharmony_ci 1, MEC2 and MEC1 use exactly same FW. 14062306a36Sopenharmony_ci 2, JT2 is not pached but JT1 is. 14162306a36Sopenharmony_ci */ 14262306a36Sopenharmony_ci if (adev->asic_type >= CHIP_TOPAZ) 14362306a36Sopenharmony_ci result = AMDGPU_UCODE_ID_CP_MEC1; 14462306a36Sopenharmony_ci else 14562306a36Sopenharmony_ci result = AMDGPU_UCODE_ID_CP_MEC2; 14662306a36Sopenharmony_ci break; 14762306a36Sopenharmony_ci case CGS_UCODE_ID_RLC_G: 14862306a36Sopenharmony_ci result = AMDGPU_UCODE_ID_RLC_G; 14962306a36Sopenharmony_ci break; 15062306a36Sopenharmony_ci case CGS_UCODE_ID_STORAGE: 15162306a36Sopenharmony_ci result = AMDGPU_UCODE_ID_STORAGE; 15262306a36Sopenharmony_ci break; 15362306a36Sopenharmony_ci default: 15462306a36Sopenharmony_ci DRM_ERROR("Firmware type not supported\n"); 15562306a36Sopenharmony_ci } 15662306a36Sopenharmony_ci return result; 15762306a36Sopenharmony_ci} 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_cistatic uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device, 16062306a36Sopenharmony_ci enum cgs_ucode_id type) 16162306a36Sopenharmony_ci{ 16262306a36Sopenharmony_ci CGS_FUNC_ADEV; 16362306a36Sopenharmony_ci uint16_t fw_version = 0; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci switch (type) { 16662306a36Sopenharmony_ci case CGS_UCODE_ID_SDMA0: 16762306a36Sopenharmony_ci fw_version = adev->sdma.instance[0].fw_version; 16862306a36Sopenharmony_ci break; 16962306a36Sopenharmony_ci case CGS_UCODE_ID_SDMA1: 17062306a36Sopenharmony_ci fw_version = adev->sdma.instance[1].fw_version; 17162306a36Sopenharmony_ci break; 17262306a36Sopenharmony_ci case CGS_UCODE_ID_CP_CE: 17362306a36Sopenharmony_ci fw_version = adev->gfx.ce_fw_version; 17462306a36Sopenharmony_ci break; 17562306a36Sopenharmony_ci case CGS_UCODE_ID_CP_PFP: 17662306a36Sopenharmony_ci fw_version = adev->gfx.pfp_fw_version; 17762306a36Sopenharmony_ci break; 17862306a36Sopenharmony_ci case CGS_UCODE_ID_CP_ME: 17962306a36Sopenharmony_ci fw_version = adev->gfx.me_fw_version; 18062306a36Sopenharmony_ci break; 18162306a36Sopenharmony_ci case CGS_UCODE_ID_CP_MEC: 18262306a36Sopenharmony_ci fw_version = adev->gfx.mec_fw_version; 18362306a36Sopenharmony_ci break; 18462306a36Sopenharmony_ci case CGS_UCODE_ID_CP_MEC_JT1: 18562306a36Sopenharmony_ci fw_version = adev->gfx.mec_fw_version; 18662306a36Sopenharmony_ci break; 18762306a36Sopenharmony_ci case CGS_UCODE_ID_CP_MEC_JT2: 18862306a36Sopenharmony_ci fw_version = adev->gfx.mec_fw_version; 18962306a36Sopenharmony_ci break; 19062306a36Sopenharmony_ci case CGS_UCODE_ID_RLC_G: 19162306a36Sopenharmony_ci fw_version = adev->gfx.rlc_fw_version; 19262306a36Sopenharmony_ci break; 19362306a36Sopenharmony_ci case CGS_UCODE_ID_STORAGE: 19462306a36Sopenharmony_ci break; 19562306a36Sopenharmony_ci default: 19662306a36Sopenharmony_ci DRM_ERROR("firmware type %d do not have version\n", type); 19762306a36Sopenharmony_ci break; 19862306a36Sopenharmony_ci } 19962306a36Sopenharmony_ci return fw_version; 20062306a36Sopenharmony_ci} 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device, 20362306a36Sopenharmony_ci enum cgs_ucode_id type, 20462306a36Sopenharmony_ci struct cgs_firmware_info *info) 20562306a36Sopenharmony_ci{ 20662306a36Sopenharmony_ci CGS_FUNC_ADEV; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci if (type != CGS_UCODE_ID_SMU && type != CGS_UCODE_ID_SMU_SK) { 20962306a36Sopenharmony_ci uint64_t gpu_addr; 21062306a36Sopenharmony_ci uint32_t data_size; 21162306a36Sopenharmony_ci const struct gfx_firmware_header_v1_0 *header; 21262306a36Sopenharmony_ci enum AMDGPU_UCODE_ID id; 21362306a36Sopenharmony_ci struct amdgpu_firmware_info *ucode; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci id = fw_type_convert(cgs_device, type); 21662306a36Sopenharmony_ci ucode = &adev->firmware.ucode[id]; 21762306a36Sopenharmony_ci if (ucode->fw == NULL) 21862306a36Sopenharmony_ci return -EINVAL; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci gpu_addr = ucode->mc_addr; 22162306a36Sopenharmony_ci header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data; 22262306a36Sopenharmony_ci data_size = le32_to_cpu(header->header.ucode_size_bytes); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci if ((type == CGS_UCODE_ID_CP_MEC_JT1) || 22562306a36Sopenharmony_ci (type == CGS_UCODE_ID_CP_MEC_JT2)) { 22662306a36Sopenharmony_ci gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE); 22762306a36Sopenharmony_ci data_size = le32_to_cpu(header->jt_size) << 2; 22862306a36Sopenharmony_ci } 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci info->kptr = ucode->kaddr; 23162306a36Sopenharmony_ci info->image_size = data_size; 23262306a36Sopenharmony_ci info->mc_addr = gpu_addr; 23362306a36Sopenharmony_ci info->version = (uint16_t)le32_to_cpu(header->header.ucode_version); 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci if (type == CGS_UCODE_ID_CP_MEC) 23662306a36Sopenharmony_ci info->image_size = le32_to_cpu(header->jt_offset) << 2; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci info->fw_version = amdgpu_get_firmware_version(cgs_device, type); 23962306a36Sopenharmony_ci info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version); 24062306a36Sopenharmony_ci } else { 24162306a36Sopenharmony_ci char fw_name[30] = {0}; 24262306a36Sopenharmony_ci int err = 0; 24362306a36Sopenharmony_ci uint32_t ucode_size; 24462306a36Sopenharmony_ci uint32_t ucode_start_address; 24562306a36Sopenharmony_ci const uint8_t *src; 24662306a36Sopenharmony_ci const struct smc_firmware_header_v1_0 *hdr; 24762306a36Sopenharmony_ci const struct common_firmware_header *header; 24862306a36Sopenharmony_ci struct amdgpu_firmware_info *ucode = NULL; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci if (!adev->pm.fw) { 25162306a36Sopenharmony_ci switch (adev->asic_type) { 25262306a36Sopenharmony_ci case CHIP_TAHITI: 25362306a36Sopenharmony_ci strcpy(fw_name, "radeon/tahiti_smc.bin"); 25462306a36Sopenharmony_ci break; 25562306a36Sopenharmony_ci case CHIP_PITCAIRN: 25662306a36Sopenharmony_ci if ((adev->pdev->revision == 0x81) && 25762306a36Sopenharmony_ci ((adev->pdev->device == 0x6810) || 25862306a36Sopenharmony_ci (adev->pdev->device == 0x6811))) { 25962306a36Sopenharmony_ci info->is_kicker = true; 26062306a36Sopenharmony_ci strcpy(fw_name, "radeon/pitcairn_k_smc.bin"); 26162306a36Sopenharmony_ci } else { 26262306a36Sopenharmony_ci strcpy(fw_name, "radeon/pitcairn_smc.bin"); 26362306a36Sopenharmony_ci } 26462306a36Sopenharmony_ci break; 26562306a36Sopenharmony_ci case CHIP_VERDE: 26662306a36Sopenharmony_ci if (((adev->pdev->device == 0x6820) && 26762306a36Sopenharmony_ci ((adev->pdev->revision == 0x81) || 26862306a36Sopenharmony_ci (adev->pdev->revision == 0x83))) || 26962306a36Sopenharmony_ci ((adev->pdev->device == 0x6821) && 27062306a36Sopenharmony_ci ((adev->pdev->revision == 0x83) || 27162306a36Sopenharmony_ci (adev->pdev->revision == 0x87))) || 27262306a36Sopenharmony_ci ((adev->pdev->revision == 0x87) && 27362306a36Sopenharmony_ci ((adev->pdev->device == 0x6823) || 27462306a36Sopenharmony_ci (adev->pdev->device == 0x682b)))) { 27562306a36Sopenharmony_ci info->is_kicker = true; 27662306a36Sopenharmony_ci strcpy(fw_name, "radeon/verde_k_smc.bin"); 27762306a36Sopenharmony_ci } else { 27862306a36Sopenharmony_ci strcpy(fw_name, "radeon/verde_smc.bin"); 27962306a36Sopenharmony_ci } 28062306a36Sopenharmony_ci break; 28162306a36Sopenharmony_ci case CHIP_OLAND: 28262306a36Sopenharmony_ci if (((adev->pdev->revision == 0x81) && 28362306a36Sopenharmony_ci ((adev->pdev->device == 0x6600) || 28462306a36Sopenharmony_ci (adev->pdev->device == 0x6604) || 28562306a36Sopenharmony_ci (adev->pdev->device == 0x6605) || 28662306a36Sopenharmony_ci (adev->pdev->device == 0x6610))) || 28762306a36Sopenharmony_ci ((adev->pdev->revision == 0x83) && 28862306a36Sopenharmony_ci (adev->pdev->device == 0x6610))) { 28962306a36Sopenharmony_ci info->is_kicker = true; 29062306a36Sopenharmony_ci strcpy(fw_name, "radeon/oland_k_smc.bin"); 29162306a36Sopenharmony_ci } else { 29262306a36Sopenharmony_ci strcpy(fw_name, "radeon/oland_smc.bin"); 29362306a36Sopenharmony_ci } 29462306a36Sopenharmony_ci break; 29562306a36Sopenharmony_ci case CHIP_HAINAN: 29662306a36Sopenharmony_ci if (((adev->pdev->revision == 0x81) && 29762306a36Sopenharmony_ci (adev->pdev->device == 0x6660)) || 29862306a36Sopenharmony_ci ((adev->pdev->revision == 0x83) && 29962306a36Sopenharmony_ci ((adev->pdev->device == 0x6660) || 30062306a36Sopenharmony_ci (adev->pdev->device == 0x6663) || 30162306a36Sopenharmony_ci (adev->pdev->device == 0x6665) || 30262306a36Sopenharmony_ci (adev->pdev->device == 0x6667)))) { 30362306a36Sopenharmony_ci info->is_kicker = true; 30462306a36Sopenharmony_ci strcpy(fw_name, "radeon/hainan_k_smc.bin"); 30562306a36Sopenharmony_ci } else if ((adev->pdev->revision == 0xc3) && 30662306a36Sopenharmony_ci (adev->pdev->device == 0x6665)) { 30762306a36Sopenharmony_ci info->is_kicker = true; 30862306a36Sopenharmony_ci strcpy(fw_name, "radeon/banks_k_2_smc.bin"); 30962306a36Sopenharmony_ci } else { 31062306a36Sopenharmony_ci strcpy(fw_name, "radeon/hainan_smc.bin"); 31162306a36Sopenharmony_ci } 31262306a36Sopenharmony_ci break; 31362306a36Sopenharmony_ci case CHIP_BONAIRE: 31462306a36Sopenharmony_ci if ((adev->pdev->revision == 0x80) || 31562306a36Sopenharmony_ci (adev->pdev->revision == 0x81) || 31662306a36Sopenharmony_ci (adev->pdev->device == 0x665f)) { 31762306a36Sopenharmony_ci info->is_kicker = true; 31862306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/bonaire_k_smc.bin"); 31962306a36Sopenharmony_ci } else { 32062306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/bonaire_smc.bin"); 32162306a36Sopenharmony_ci } 32262306a36Sopenharmony_ci break; 32362306a36Sopenharmony_ci case CHIP_HAWAII: 32462306a36Sopenharmony_ci if (adev->pdev->revision == 0x80) { 32562306a36Sopenharmony_ci info->is_kicker = true; 32662306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/hawaii_k_smc.bin"); 32762306a36Sopenharmony_ci } else { 32862306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/hawaii_smc.bin"); 32962306a36Sopenharmony_ci } 33062306a36Sopenharmony_ci break; 33162306a36Sopenharmony_ci case CHIP_TOPAZ: 33262306a36Sopenharmony_ci if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) || 33362306a36Sopenharmony_ci ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) || 33462306a36Sopenharmony_ci ((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87)) || 33562306a36Sopenharmony_ci ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0xD1)) || 33662306a36Sopenharmony_ci ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0xD3))) { 33762306a36Sopenharmony_ci info->is_kicker = true; 33862306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/topaz_k_smc.bin"); 33962306a36Sopenharmony_ci } else 34062306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/topaz_smc.bin"); 34162306a36Sopenharmony_ci break; 34262306a36Sopenharmony_ci case CHIP_TONGA: 34362306a36Sopenharmony_ci if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) || 34462306a36Sopenharmony_ci ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1))) { 34562306a36Sopenharmony_ci info->is_kicker = true; 34662306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/tonga_k_smc.bin"); 34762306a36Sopenharmony_ci } else 34862306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/tonga_smc.bin"); 34962306a36Sopenharmony_ci break; 35062306a36Sopenharmony_ci case CHIP_FIJI: 35162306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/fiji_smc.bin"); 35262306a36Sopenharmony_ci break; 35362306a36Sopenharmony_ci case CHIP_POLARIS11: 35462306a36Sopenharmony_ci if (type == CGS_UCODE_ID_SMU) { 35562306a36Sopenharmony_ci if (ASICID_IS_P21(adev->pdev->device, adev->pdev->revision)) { 35662306a36Sopenharmony_ci info->is_kicker = true; 35762306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/polaris11_k_smc.bin"); 35862306a36Sopenharmony_ci } else if (ASICID_IS_P31(adev->pdev->device, adev->pdev->revision)) { 35962306a36Sopenharmony_ci info->is_kicker = true; 36062306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/polaris11_k2_smc.bin"); 36162306a36Sopenharmony_ci } else { 36262306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/polaris11_smc.bin"); 36362306a36Sopenharmony_ci } 36462306a36Sopenharmony_ci } else if (type == CGS_UCODE_ID_SMU_SK) { 36562306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin"); 36662306a36Sopenharmony_ci } 36762306a36Sopenharmony_ci break; 36862306a36Sopenharmony_ci case CHIP_POLARIS10: 36962306a36Sopenharmony_ci if (type == CGS_UCODE_ID_SMU) { 37062306a36Sopenharmony_ci if (ASICID_IS_P20(adev->pdev->device, adev->pdev->revision)) { 37162306a36Sopenharmony_ci info->is_kicker = true; 37262306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/polaris10_k_smc.bin"); 37362306a36Sopenharmony_ci } else if (ASICID_IS_P30(adev->pdev->device, adev->pdev->revision)) { 37462306a36Sopenharmony_ci info->is_kicker = true; 37562306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/polaris10_k2_smc.bin"); 37662306a36Sopenharmony_ci } else { 37762306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/polaris10_smc.bin"); 37862306a36Sopenharmony_ci } 37962306a36Sopenharmony_ci } else if (type == CGS_UCODE_ID_SMU_SK) { 38062306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin"); 38162306a36Sopenharmony_ci } 38262306a36Sopenharmony_ci break; 38362306a36Sopenharmony_ci case CHIP_POLARIS12: 38462306a36Sopenharmony_ci if (ASICID_IS_P23(adev->pdev->device, adev->pdev->revision)) { 38562306a36Sopenharmony_ci info->is_kicker = true; 38662306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/polaris12_k_smc.bin"); 38762306a36Sopenharmony_ci } else { 38862306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/polaris12_smc.bin"); 38962306a36Sopenharmony_ci } 39062306a36Sopenharmony_ci break; 39162306a36Sopenharmony_ci case CHIP_VEGAM: 39262306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/vegam_smc.bin"); 39362306a36Sopenharmony_ci break; 39462306a36Sopenharmony_ci case CHIP_VEGA10: 39562306a36Sopenharmony_ci if ((adev->pdev->device == 0x687f) && 39662306a36Sopenharmony_ci ((adev->pdev->revision == 0xc0) || 39762306a36Sopenharmony_ci (adev->pdev->revision == 0xc1) || 39862306a36Sopenharmony_ci (adev->pdev->revision == 0xc3))) 39962306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/vega10_acg_smc.bin"); 40062306a36Sopenharmony_ci else 40162306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/vega10_smc.bin"); 40262306a36Sopenharmony_ci break; 40362306a36Sopenharmony_ci case CHIP_VEGA12: 40462306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/vega12_smc.bin"); 40562306a36Sopenharmony_ci break; 40662306a36Sopenharmony_ci case CHIP_VEGA20: 40762306a36Sopenharmony_ci strcpy(fw_name, "amdgpu/vega20_smc.bin"); 40862306a36Sopenharmony_ci break; 40962306a36Sopenharmony_ci default: 41062306a36Sopenharmony_ci DRM_ERROR("SMC firmware not supported\n"); 41162306a36Sopenharmony_ci return -EINVAL; 41262306a36Sopenharmony_ci } 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci err = amdgpu_ucode_request(adev, &adev->pm.fw, fw_name); 41562306a36Sopenharmony_ci if (err) { 41662306a36Sopenharmony_ci DRM_ERROR("Failed to load firmware \"%s\"", fw_name); 41762306a36Sopenharmony_ci amdgpu_ucode_release(&adev->pm.fw); 41862306a36Sopenharmony_ci return err; 41962306a36Sopenharmony_ci } 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_ci if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 42262306a36Sopenharmony_ci ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC]; 42362306a36Sopenharmony_ci ucode->ucode_id = AMDGPU_UCODE_ID_SMC; 42462306a36Sopenharmony_ci ucode->fw = adev->pm.fw; 42562306a36Sopenharmony_ci header = (const struct common_firmware_header *)ucode->fw->data; 42662306a36Sopenharmony_ci adev->firmware.fw_size += 42762306a36Sopenharmony_ci ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE); 42862306a36Sopenharmony_ci } 42962306a36Sopenharmony_ci } 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data; 43262306a36Sopenharmony_ci amdgpu_ucode_print_smc_hdr(&hdr->header); 43362306a36Sopenharmony_ci adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version); 43462306a36Sopenharmony_ci ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes); 43562306a36Sopenharmony_ci ucode_start_address = le32_to_cpu(hdr->ucode_start_addr); 43662306a36Sopenharmony_ci src = (const uint8_t *)(adev->pm.fw->data + 43762306a36Sopenharmony_ci le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci info->version = adev->pm.fw_version; 44062306a36Sopenharmony_ci info->image_size = ucode_size; 44162306a36Sopenharmony_ci info->ucode_start_address = ucode_start_address; 44262306a36Sopenharmony_ci info->kptr = (void *)src; 44362306a36Sopenharmony_ci } 44462306a36Sopenharmony_ci return 0; 44562306a36Sopenharmony_ci} 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_cistatic const struct cgs_ops amdgpu_cgs_ops = { 44862306a36Sopenharmony_ci .read_register = amdgpu_cgs_read_register, 44962306a36Sopenharmony_ci .write_register = amdgpu_cgs_write_register, 45062306a36Sopenharmony_ci .read_ind_register = amdgpu_cgs_read_ind_register, 45162306a36Sopenharmony_ci .write_ind_register = amdgpu_cgs_write_ind_register, 45262306a36Sopenharmony_ci .get_firmware_info = amdgpu_cgs_get_firmware_info, 45362306a36Sopenharmony_ci}; 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_cistruct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev) 45662306a36Sopenharmony_ci{ 45762306a36Sopenharmony_ci struct amdgpu_cgs_device *cgs_device = 45862306a36Sopenharmony_ci kmalloc(sizeof(*cgs_device), GFP_KERNEL); 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci if (!cgs_device) { 46162306a36Sopenharmony_ci DRM_ERROR("Couldn't allocate CGS device structure\n"); 46262306a36Sopenharmony_ci return NULL; 46362306a36Sopenharmony_ci } 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci cgs_device->base.ops = &amdgpu_cgs_ops; 46662306a36Sopenharmony_ci cgs_device->adev = adev; 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci return (struct cgs_device *)cgs_device; 46962306a36Sopenharmony_ci} 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_civoid amdgpu_cgs_destroy_device(struct cgs_device *cgs_device) 47262306a36Sopenharmony_ci{ 47362306a36Sopenharmony_ci kfree(cgs_device); 47462306a36Sopenharmony_ci} 475