162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2014 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#ifndef __AMDGPU_ATOMBIOS_H__
2562306a36Sopenharmony_ci#define __AMDGPU_ATOMBIOS_H__
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_cistruct atom_clock_dividers {
2862306a36Sopenharmony_ci	u32 post_div;
2962306a36Sopenharmony_ci	union {
3062306a36Sopenharmony_ci		struct {
3162306a36Sopenharmony_ci#ifdef __BIG_ENDIAN
3262306a36Sopenharmony_ci			u32 reserved : 6;
3362306a36Sopenharmony_ci			u32 whole_fb_div : 12;
3462306a36Sopenharmony_ci			u32 frac_fb_div : 14;
3562306a36Sopenharmony_ci#else
3662306a36Sopenharmony_ci			u32 frac_fb_div : 14;
3762306a36Sopenharmony_ci			u32 whole_fb_div : 12;
3862306a36Sopenharmony_ci			u32 reserved : 6;
3962306a36Sopenharmony_ci#endif
4062306a36Sopenharmony_ci		};
4162306a36Sopenharmony_ci		u32 fb_div;
4262306a36Sopenharmony_ci	};
4362306a36Sopenharmony_ci	u32 ref_div;
4462306a36Sopenharmony_ci	bool enable_post_div;
4562306a36Sopenharmony_ci	bool enable_dithen;
4662306a36Sopenharmony_ci	u32 vco_mode;
4762306a36Sopenharmony_ci	u32 real_clock;
4862306a36Sopenharmony_ci	/* added for CI */
4962306a36Sopenharmony_ci	u32 post_divider;
5062306a36Sopenharmony_ci	u32 flags;
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistruct atom_mpll_param {
5462306a36Sopenharmony_ci	union {
5562306a36Sopenharmony_ci		struct {
5662306a36Sopenharmony_ci#ifdef __BIG_ENDIAN
5762306a36Sopenharmony_ci			u32 reserved : 8;
5862306a36Sopenharmony_ci			u32 clkfrac : 12;
5962306a36Sopenharmony_ci			u32 clkf : 12;
6062306a36Sopenharmony_ci#else
6162306a36Sopenharmony_ci			u32 clkf : 12;
6262306a36Sopenharmony_ci			u32 clkfrac : 12;
6362306a36Sopenharmony_ci			u32 reserved : 8;
6462306a36Sopenharmony_ci#endif
6562306a36Sopenharmony_ci		};
6662306a36Sopenharmony_ci		u32 fb_div;
6762306a36Sopenharmony_ci	};
6862306a36Sopenharmony_ci	u32 post_div;
6962306a36Sopenharmony_ci	u32 bwcntl;
7062306a36Sopenharmony_ci	u32 dll_speed;
7162306a36Sopenharmony_ci	u32 vco_mode;
7262306a36Sopenharmony_ci	u32 yclk_sel;
7362306a36Sopenharmony_ci	u32 qdr;
7462306a36Sopenharmony_ci	u32 half_rate;
7562306a36Sopenharmony_ci};
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci#define MEM_TYPE_GDDR5  0x50
7862306a36Sopenharmony_ci#define MEM_TYPE_GDDR4  0x40
7962306a36Sopenharmony_ci#define MEM_TYPE_GDDR3  0x30
8062306a36Sopenharmony_ci#define MEM_TYPE_DDR2   0x20
8162306a36Sopenharmony_ci#define MEM_TYPE_GDDR1  0x10
8262306a36Sopenharmony_ci#define MEM_TYPE_DDR3   0xb0
8362306a36Sopenharmony_ci#define MEM_TYPE_MASK   0xf0
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_cistruct atom_memory_info {
8662306a36Sopenharmony_ci	u8 mem_vendor;
8762306a36Sopenharmony_ci	u8 mem_type;
8862306a36Sopenharmony_ci};
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci#define MAX_AC_TIMING_ENTRIES 16
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_cistruct atom_memory_clock_range_table {
9362306a36Sopenharmony_ci	u8 num_entries;
9462306a36Sopenharmony_ci	u8 rsv[3];
9562306a36Sopenharmony_ci	u32 mclk[MAX_AC_TIMING_ENTRIES];
9662306a36Sopenharmony_ci};
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci#define VBIOS_MC_REGISTER_ARRAY_SIZE 32
9962306a36Sopenharmony_ci#define VBIOS_MAX_AC_TIMING_ENTRIES 20
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cistruct atom_mc_reg_entry {
10262306a36Sopenharmony_ci	u32 mclk_max;
10362306a36Sopenharmony_ci	u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistruct atom_mc_register_address {
10762306a36Sopenharmony_ci	u16 s1;
10862306a36Sopenharmony_ci	u8 pre_reg_data;
10962306a36Sopenharmony_ci};
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistruct atom_mc_reg_table {
11262306a36Sopenharmony_ci	u8 last;
11362306a36Sopenharmony_ci	u8 num_entries;
11462306a36Sopenharmony_ci	struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
11562306a36Sopenharmony_ci	struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
11662306a36Sopenharmony_ci};
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci#define MAX_VOLTAGE_ENTRIES 32
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_cistruct atom_voltage_table_entry {
12162306a36Sopenharmony_ci	u16 value;
12262306a36Sopenharmony_ci	u32 smio_low;
12362306a36Sopenharmony_ci};
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistruct atom_voltage_table {
12662306a36Sopenharmony_ci	u32 count;
12762306a36Sopenharmony_ci	u32 mask_low;
12862306a36Sopenharmony_ci	u32 phase_delay;
12962306a36Sopenharmony_ci	struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
13062306a36Sopenharmony_ci};
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistruct amdgpu_gpio_rec
13362306a36Sopenharmony_ciamdgpu_atombios_lookup_gpio(struct amdgpu_device *adev,
13462306a36Sopenharmony_ci			    u8 id);
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_cistruct amdgpu_i2c_bus_rec amdgpu_atombios_lookup_i2c_gpio(struct amdgpu_device *adev,
13762306a36Sopenharmony_ci							  uint8_t id);
13862306a36Sopenharmony_civoid amdgpu_atombios_i2c_init(struct amdgpu_device *adev);
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_cibool amdgpu_atombios_has_dce_engine_info(struct amdgpu_device *adev);
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cibool amdgpu_atombios_get_connector_info_from_object_table(struct amdgpu_device *adev);
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ciint amdgpu_atombios_get_clock_info(struct amdgpu_device *adev);
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ciint amdgpu_atombios_get_gfx_info(struct amdgpu_device *adev);
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ciint amdgpu_atombios_get_vram_width(struct amdgpu_device *adev);
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cibool amdgpu_atombios_get_asic_ss_info(struct amdgpu_device *adev,
15162306a36Sopenharmony_ci				      struct amdgpu_atom_ss *ss,
15262306a36Sopenharmony_ci				      int id, u32 clock);
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ciint amdgpu_atombios_get_clock_dividers(struct amdgpu_device *adev,
15562306a36Sopenharmony_ci				       u8 clock_type,
15662306a36Sopenharmony_ci				       u32 clock,
15762306a36Sopenharmony_ci				       bool strobe_mode,
15862306a36Sopenharmony_ci				       struct atom_clock_dividers *dividers);
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci#ifdef CONFIG_DRM_AMDGPU_SI
16162306a36Sopenharmony_ciint amdgpu_atombios_get_memory_pll_dividers(struct amdgpu_device *adev,
16262306a36Sopenharmony_ci					    u32 clock,
16362306a36Sopenharmony_ci					    bool strobe_mode,
16462306a36Sopenharmony_ci					    struct atom_mpll_param *mpll_param);
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_civoid amdgpu_atombios_set_engine_dram_timings(struct amdgpu_device *adev,
16762306a36Sopenharmony_ci					     u32 eng_clock, u32 mem_clock);
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_cibool
17062306a36Sopenharmony_ciamdgpu_atombios_is_voltage_gpio(struct amdgpu_device *adev,
17162306a36Sopenharmony_ci				u8 voltage_type, u8 voltage_mode);
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_ciint amdgpu_atombios_get_voltage_table(struct amdgpu_device *adev,
17462306a36Sopenharmony_ci				      u8 voltage_type, u8 voltage_mode,
17562306a36Sopenharmony_ci				      struct atom_voltage_table *voltage_table);
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ciint amdgpu_atombios_init_mc_reg_table(struct amdgpu_device *adev,
17862306a36Sopenharmony_ci				      u8 module_index,
17962306a36Sopenharmony_ci				      struct atom_mc_reg_table *reg_table);
18062306a36Sopenharmony_ciint amdgpu_atombios_get_max_vddc(struct amdgpu_device *adev, u8 voltage_type,
18162306a36Sopenharmony_ci			     u16 voltage_id, u16 *voltage);
18262306a36Sopenharmony_ciint amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(struct amdgpu_device *adev,
18362306a36Sopenharmony_ci						      u16 *voltage,
18462306a36Sopenharmony_ci						      u16 leakage_idx);
18562306a36Sopenharmony_civoid amdgpu_atombios_get_default_voltages(struct amdgpu_device *adev,
18662306a36Sopenharmony_ci					  u16 *vddc, u16 *vddci, u16 *mvdd);
18762306a36Sopenharmony_ciint amdgpu_atombios_get_svi2_info(struct amdgpu_device *adev,
18862306a36Sopenharmony_ci			      u8 voltage_type,
18962306a36Sopenharmony_ci			      u8 *svd_gpio_id, u8 *svc_gpio_id);
19062306a36Sopenharmony_ci#endif
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_cibool amdgpu_atombios_has_gpu_virtualization_table(struct amdgpu_device *adev);
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_civoid amdgpu_atombios_scratch_regs_lock(struct amdgpu_device *adev, bool lock);
19562306a36Sopenharmony_civoid amdgpu_atombios_scratch_regs_engine_hung(struct amdgpu_device *adev,
19662306a36Sopenharmony_ci					      bool hung);
19762306a36Sopenharmony_civoid amdgpu_atombios_scratch_regs_set_backlight_level(struct amdgpu_device *adev,
19862306a36Sopenharmony_ci						      u32 backlight_level);
19962306a36Sopenharmony_cibool amdgpu_atombios_scratch_need_asic_init(struct amdgpu_device *adev);
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_civoid amdgpu_atombios_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
20262306a36Sopenharmony_ciint amdgpu_atombios_get_clock_dividers(struct amdgpu_device *adev,
20362306a36Sopenharmony_ci				       u8 clock_type,
20462306a36Sopenharmony_ci				       u32 clock,
20562306a36Sopenharmony_ci				       bool strobe_mode,
20662306a36Sopenharmony_ci				       struct atom_clock_dividers *dividers);
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ciint amdgpu_atombios_get_data_table(struct amdgpu_device *adev,
20962306a36Sopenharmony_ci				   uint32_t table,
21062306a36Sopenharmony_ci				   uint16_t *size,
21162306a36Sopenharmony_ci				   uint8_t *frev,
21262306a36Sopenharmony_ci				   uint8_t *crev,
21362306a36Sopenharmony_ci				   uint8_t **addr);
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_civoid amdgpu_atombios_fini(struct amdgpu_device *adev);
21662306a36Sopenharmony_ciint amdgpu_atombios_init(struct amdgpu_device *adev);
21762306a36Sopenharmony_ciint amdgpu_atombios_sysfs_init(struct amdgpu_device *adev);
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci#endif
220