162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2021 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci */ 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#include "aldebaran.h" 2562306a36Sopenharmony_ci#include "amdgpu_reset.h" 2662306a36Sopenharmony_ci#include "amdgpu_amdkfd.h" 2762306a36Sopenharmony_ci#include "amdgpu_dpm.h" 2862306a36Sopenharmony_ci#include "amdgpu_job.h" 2962306a36Sopenharmony_ci#include "amdgpu_ring.h" 3062306a36Sopenharmony_ci#include "amdgpu_ras.h" 3162306a36Sopenharmony_ci#include "amdgpu_psp.h" 3262306a36Sopenharmony_ci#include "amdgpu_xgmi.h" 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistatic bool aldebaran_is_mode2_default(struct amdgpu_reset_control *reset_ctl) 3562306a36Sopenharmony_ci{ 3662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci if ((adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2) && 3962306a36Sopenharmony_ci adev->gmc.xgmi.connected_to_cpu)) 4062306a36Sopenharmony_ci return true; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci return false; 4362306a36Sopenharmony_ci} 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistatic struct amdgpu_reset_handler * 4662306a36Sopenharmony_cialdebaran_get_reset_handler(struct amdgpu_reset_control *reset_ctl, 4762306a36Sopenharmony_ci struct amdgpu_reset_context *reset_context) 4862306a36Sopenharmony_ci{ 4962306a36Sopenharmony_ci struct amdgpu_reset_handler *handler; 5062306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci if (reset_context->method != AMD_RESET_METHOD_NONE) { 5362306a36Sopenharmony_ci dev_dbg(adev->dev, "Getting reset handler for method %d\n", 5462306a36Sopenharmony_ci reset_context->method); 5562306a36Sopenharmony_ci list_for_each_entry(handler, &reset_ctl->reset_handlers, 5662306a36Sopenharmony_ci handler_list) { 5762306a36Sopenharmony_ci if (handler->reset_method == reset_context->method) 5862306a36Sopenharmony_ci return handler; 5962306a36Sopenharmony_ci } 6062306a36Sopenharmony_ci } 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci if (aldebaran_is_mode2_default(reset_ctl)) { 6362306a36Sopenharmony_ci list_for_each_entry(handler, &reset_ctl->reset_handlers, 6462306a36Sopenharmony_ci handler_list) { 6562306a36Sopenharmony_ci if (handler->reset_method == AMD_RESET_METHOD_MODE2) { 6662306a36Sopenharmony_ci reset_context->method = AMD_RESET_METHOD_MODE2; 6762306a36Sopenharmony_ci return handler; 6862306a36Sopenharmony_ci } 6962306a36Sopenharmony_ci } 7062306a36Sopenharmony_ci } 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci dev_dbg(adev->dev, "Reset handler not found!\n"); 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci return NULL; 7562306a36Sopenharmony_ci} 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic int aldebaran_mode2_suspend_ip(struct amdgpu_device *adev) 7862306a36Sopenharmony_ci{ 7962306a36Sopenharmony_ci int r, i; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 8262306a36Sopenharmony_ci amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 8562306a36Sopenharmony_ci if (!(adev->ip_blocks[i].version->type == 8662306a36Sopenharmony_ci AMD_IP_BLOCK_TYPE_GFX || 8762306a36Sopenharmony_ci adev->ip_blocks[i].version->type == 8862306a36Sopenharmony_ci AMD_IP_BLOCK_TYPE_SDMA)) 8962306a36Sopenharmony_ci continue; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci r = adev->ip_blocks[i].version->funcs->suspend(adev); 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci if (r) { 9462306a36Sopenharmony_ci dev_err(adev->dev, 9562306a36Sopenharmony_ci "suspend of IP block <%s> failed %d\n", 9662306a36Sopenharmony_ci adev->ip_blocks[i].version->funcs->name, r); 9762306a36Sopenharmony_ci return r; 9862306a36Sopenharmony_ci } 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci adev->ip_blocks[i].status.hw = false; 10162306a36Sopenharmony_ci } 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci return r; 10462306a36Sopenharmony_ci} 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic int 10762306a36Sopenharmony_cialdebaran_mode2_prepare_hwcontext(struct amdgpu_reset_control *reset_ctl, 10862306a36Sopenharmony_ci struct amdgpu_reset_context *reset_context) 10962306a36Sopenharmony_ci{ 11062306a36Sopenharmony_ci int r = 0; 11162306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci dev_dbg(adev->dev, "Aldebaran prepare hw context\n"); 11462306a36Sopenharmony_ci /* Don't suspend on bare metal if we are not going to HW reset the ASIC */ 11562306a36Sopenharmony_ci if (!amdgpu_sriov_vf(adev)) 11662306a36Sopenharmony_ci r = aldebaran_mode2_suspend_ip(adev); 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci return r; 11962306a36Sopenharmony_ci} 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic void aldebaran_async_reset(struct work_struct *work) 12262306a36Sopenharmony_ci{ 12362306a36Sopenharmony_ci struct amdgpu_reset_handler *handler; 12462306a36Sopenharmony_ci struct amdgpu_reset_control *reset_ctl = 12562306a36Sopenharmony_ci container_of(work, struct amdgpu_reset_control, reset_work); 12662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci list_for_each_entry(handler, &reset_ctl->reset_handlers, 12962306a36Sopenharmony_ci handler_list) { 13062306a36Sopenharmony_ci if (handler->reset_method == reset_ctl->active_reset) { 13162306a36Sopenharmony_ci dev_dbg(adev->dev, "Resetting device\n"); 13262306a36Sopenharmony_ci handler->do_reset(adev); 13362306a36Sopenharmony_ci break; 13462306a36Sopenharmony_ci } 13562306a36Sopenharmony_ci } 13662306a36Sopenharmony_ci} 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic int aldebaran_mode2_reset(struct amdgpu_device *adev) 13962306a36Sopenharmony_ci{ 14062306a36Sopenharmony_ci /* disable BM */ 14162306a36Sopenharmony_ci pci_clear_master(adev->pdev); 14262306a36Sopenharmony_ci adev->asic_reset_res = amdgpu_dpm_mode2_reset(adev); 14362306a36Sopenharmony_ci return adev->asic_reset_res; 14462306a36Sopenharmony_ci} 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cistatic int 14762306a36Sopenharmony_cialdebaran_mode2_perform_reset(struct amdgpu_reset_control *reset_ctl, 14862306a36Sopenharmony_ci struct amdgpu_reset_context *reset_context) 14962306a36Sopenharmony_ci{ 15062306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)reset_ctl->handle; 15162306a36Sopenharmony_ci struct list_head *reset_device_list = reset_context->reset_device_list; 15262306a36Sopenharmony_ci struct amdgpu_device *tmp_adev = NULL; 15362306a36Sopenharmony_ci int r = 0; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci dev_dbg(adev->dev, "aldebaran perform hw reset\n"); 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci if (reset_device_list == NULL) 15862306a36Sopenharmony_ci return -EINVAL; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2) && 16162306a36Sopenharmony_ci reset_context->hive == NULL) { 16262306a36Sopenharmony_ci /* Wrong context, return error */ 16362306a36Sopenharmony_ci return -EINVAL; 16462306a36Sopenharmony_ci } 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci list_for_each_entry(tmp_adev, reset_device_list, reset_list) { 16762306a36Sopenharmony_ci mutex_lock(&tmp_adev->reset_cntl->reset_lock); 16862306a36Sopenharmony_ci tmp_adev->reset_cntl->active_reset = AMD_RESET_METHOD_MODE2; 16962306a36Sopenharmony_ci } 17062306a36Sopenharmony_ci /* 17162306a36Sopenharmony_ci * Mode2 reset doesn't need any sync between nodes in XGMI hive, instead launch 17262306a36Sopenharmony_ci * them together so that they can be completed asynchronously on multiple nodes 17362306a36Sopenharmony_ci */ 17462306a36Sopenharmony_ci list_for_each_entry(tmp_adev, reset_device_list, reset_list) { 17562306a36Sopenharmony_ci /* For XGMI run all resets in parallel to speed up the process */ 17662306a36Sopenharmony_ci if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 17762306a36Sopenharmony_ci if (!queue_work(system_unbound_wq, 17862306a36Sopenharmony_ci &tmp_adev->reset_cntl->reset_work)) 17962306a36Sopenharmony_ci r = -EALREADY; 18062306a36Sopenharmony_ci } else 18162306a36Sopenharmony_ci r = aldebaran_mode2_reset(tmp_adev); 18262306a36Sopenharmony_ci if (r) { 18362306a36Sopenharmony_ci dev_err(tmp_adev->dev, 18462306a36Sopenharmony_ci "ASIC reset failed with error, %d for drm dev, %s", 18562306a36Sopenharmony_ci r, adev_to_drm(tmp_adev)->unique); 18662306a36Sopenharmony_ci break; 18762306a36Sopenharmony_ci } 18862306a36Sopenharmony_ci } 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci /* For XGMI wait for all resets to complete before proceed */ 19162306a36Sopenharmony_ci if (!r) { 19262306a36Sopenharmony_ci list_for_each_entry(tmp_adev, reset_device_list, reset_list) { 19362306a36Sopenharmony_ci if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 19462306a36Sopenharmony_ci flush_work(&tmp_adev->reset_cntl->reset_work); 19562306a36Sopenharmony_ci r = tmp_adev->asic_reset_res; 19662306a36Sopenharmony_ci if (r) 19762306a36Sopenharmony_ci break; 19862306a36Sopenharmony_ci } 19962306a36Sopenharmony_ci } 20062306a36Sopenharmony_ci } 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci list_for_each_entry(tmp_adev, reset_device_list, reset_list) { 20362306a36Sopenharmony_ci mutex_unlock(&tmp_adev->reset_cntl->reset_lock); 20462306a36Sopenharmony_ci tmp_adev->reset_cntl->active_reset = AMD_RESET_METHOD_NONE; 20562306a36Sopenharmony_ci } 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci return r; 20862306a36Sopenharmony_ci} 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_cistatic int aldebaran_mode2_restore_ip(struct amdgpu_device *adev) 21162306a36Sopenharmony_ci{ 21262306a36Sopenharmony_ci struct amdgpu_firmware_info *ucode_list[AMDGPU_UCODE_ID_MAXIMUM]; 21362306a36Sopenharmony_ci struct amdgpu_firmware_info *ucode; 21462306a36Sopenharmony_ci struct amdgpu_ip_block *cmn_block; 21562306a36Sopenharmony_ci int ucode_count = 0; 21662306a36Sopenharmony_ci int i, r; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci dev_dbg(adev->dev, "Reloading ucodes after reset\n"); 21962306a36Sopenharmony_ci for (i = 0; i < adev->firmware.max_ucodes; i++) { 22062306a36Sopenharmony_ci ucode = &adev->firmware.ucode[i]; 22162306a36Sopenharmony_ci if (!ucode->fw) 22262306a36Sopenharmony_ci continue; 22362306a36Sopenharmony_ci switch (ucode->ucode_id) { 22462306a36Sopenharmony_ci case AMDGPU_UCODE_ID_SDMA0: 22562306a36Sopenharmony_ci case AMDGPU_UCODE_ID_SDMA1: 22662306a36Sopenharmony_ci case AMDGPU_UCODE_ID_SDMA2: 22762306a36Sopenharmony_ci case AMDGPU_UCODE_ID_SDMA3: 22862306a36Sopenharmony_ci case AMDGPU_UCODE_ID_SDMA4: 22962306a36Sopenharmony_ci case AMDGPU_UCODE_ID_SDMA5: 23062306a36Sopenharmony_ci case AMDGPU_UCODE_ID_SDMA6: 23162306a36Sopenharmony_ci case AMDGPU_UCODE_ID_SDMA7: 23262306a36Sopenharmony_ci case AMDGPU_UCODE_ID_CP_MEC1: 23362306a36Sopenharmony_ci case AMDGPU_UCODE_ID_CP_MEC1_JT: 23462306a36Sopenharmony_ci case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL: 23562306a36Sopenharmony_ci case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM: 23662306a36Sopenharmony_ci case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM: 23762306a36Sopenharmony_ci case AMDGPU_UCODE_ID_RLC_G: 23862306a36Sopenharmony_ci ucode_list[ucode_count++] = ucode; 23962306a36Sopenharmony_ci break; 24062306a36Sopenharmony_ci default: 24162306a36Sopenharmony_ci break; 24262306a36Sopenharmony_ci } 24362306a36Sopenharmony_ci } 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci /* Reinit NBIF block */ 24662306a36Sopenharmony_ci cmn_block = 24762306a36Sopenharmony_ci amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_COMMON); 24862306a36Sopenharmony_ci if (unlikely(!cmn_block)) { 24962306a36Sopenharmony_ci dev_err(adev->dev, "Failed to get BIF handle\n"); 25062306a36Sopenharmony_ci return -EINVAL; 25162306a36Sopenharmony_ci } 25262306a36Sopenharmony_ci r = cmn_block->version->funcs->resume(adev); 25362306a36Sopenharmony_ci if (r) 25462306a36Sopenharmony_ci return r; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci /* Reinit GFXHUB */ 25762306a36Sopenharmony_ci adev->gfxhub.funcs->init(adev); 25862306a36Sopenharmony_ci r = adev->gfxhub.funcs->gart_enable(adev); 25962306a36Sopenharmony_ci if (r) { 26062306a36Sopenharmony_ci dev_err(adev->dev, "GFXHUB gart reenable failed after reset\n"); 26162306a36Sopenharmony_ci return r; 26262306a36Sopenharmony_ci } 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci /* Reload GFX firmware */ 26562306a36Sopenharmony_ci r = psp_load_fw_list(&adev->psp, ucode_list, ucode_count); 26662306a36Sopenharmony_ci if (r) { 26762306a36Sopenharmony_ci dev_err(adev->dev, "GFX ucode load failed after reset\n"); 26862306a36Sopenharmony_ci return r; 26962306a36Sopenharmony_ci } 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci /* Resume RLC, FW needs RLC alive to complete reset process */ 27262306a36Sopenharmony_ci adev->gfx.rlc.funcs->resume(adev); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci /* Wait for FW reset event complete */ 27562306a36Sopenharmony_ci r = amdgpu_dpm_wait_for_event(adev, SMU_EVENT_RESET_COMPLETE, 0); 27662306a36Sopenharmony_ci if (r) { 27762306a36Sopenharmony_ci dev_err(adev->dev, 27862306a36Sopenharmony_ci "Failed to get response from firmware after reset\n"); 27962306a36Sopenharmony_ci return r; 28062306a36Sopenharmony_ci } 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci for (i = 0; i < adev->num_ip_blocks; i++) { 28362306a36Sopenharmony_ci if (!(adev->ip_blocks[i].version->type == 28462306a36Sopenharmony_ci AMD_IP_BLOCK_TYPE_GFX || 28562306a36Sopenharmony_ci adev->ip_blocks[i].version->type == 28662306a36Sopenharmony_ci AMD_IP_BLOCK_TYPE_SDMA)) 28762306a36Sopenharmony_ci continue; 28862306a36Sopenharmony_ci r = adev->ip_blocks[i].version->funcs->resume(adev); 28962306a36Sopenharmony_ci if (r) { 29062306a36Sopenharmony_ci dev_err(adev->dev, 29162306a36Sopenharmony_ci "resume of IP block <%s> failed %d\n", 29262306a36Sopenharmony_ci adev->ip_blocks[i].version->funcs->name, r); 29362306a36Sopenharmony_ci return r; 29462306a36Sopenharmony_ci } 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci adev->ip_blocks[i].status.hw = true; 29762306a36Sopenharmony_ci } 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci for (i = 0; i < adev->num_ip_blocks; i++) { 30062306a36Sopenharmony_ci if (!(adev->ip_blocks[i].version->type == 30162306a36Sopenharmony_ci AMD_IP_BLOCK_TYPE_GFX || 30262306a36Sopenharmony_ci adev->ip_blocks[i].version->type == 30362306a36Sopenharmony_ci AMD_IP_BLOCK_TYPE_SDMA || 30462306a36Sopenharmony_ci adev->ip_blocks[i].version->type == 30562306a36Sopenharmony_ci AMD_IP_BLOCK_TYPE_COMMON)) 30662306a36Sopenharmony_ci continue; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci if (adev->ip_blocks[i].version->funcs->late_init) { 30962306a36Sopenharmony_ci r = adev->ip_blocks[i].version->funcs->late_init( 31062306a36Sopenharmony_ci (void *)adev); 31162306a36Sopenharmony_ci if (r) { 31262306a36Sopenharmony_ci dev_err(adev->dev, 31362306a36Sopenharmony_ci "late_init of IP block <%s> failed %d after reset\n", 31462306a36Sopenharmony_ci adev->ip_blocks[i].version->funcs->name, 31562306a36Sopenharmony_ci r); 31662306a36Sopenharmony_ci return r; 31762306a36Sopenharmony_ci } 31862306a36Sopenharmony_ci } 31962306a36Sopenharmony_ci adev->ip_blocks[i].status.late_initialized = true; 32062306a36Sopenharmony_ci } 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci amdgpu_ras_set_error_query_ready(adev, true); 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE); 32562306a36Sopenharmony_ci amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci return r; 32862306a36Sopenharmony_ci} 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic int 33162306a36Sopenharmony_cialdebaran_mode2_restore_hwcontext(struct amdgpu_reset_control *reset_ctl, 33262306a36Sopenharmony_ci struct amdgpu_reset_context *reset_context) 33362306a36Sopenharmony_ci{ 33462306a36Sopenharmony_ci struct list_head *reset_device_list = reset_context->reset_device_list; 33562306a36Sopenharmony_ci struct amdgpu_device *tmp_adev = NULL; 33662306a36Sopenharmony_ci struct amdgpu_ras *con; 33762306a36Sopenharmony_ci int r; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci if (reset_device_list == NULL) 34062306a36Sopenharmony_ci return -EINVAL; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci if (reset_context->reset_req_dev->ip_versions[MP1_HWIP][0] == 34362306a36Sopenharmony_ci IP_VERSION(13, 0, 2) && 34462306a36Sopenharmony_ci reset_context->hive == NULL) { 34562306a36Sopenharmony_ci /* Wrong context, return error */ 34662306a36Sopenharmony_ci return -EINVAL; 34762306a36Sopenharmony_ci } 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci list_for_each_entry(tmp_adev, reset_device_list, reset_list) { 35062306a36Sopenharmony_ci dev_info(tmp_adev->dev, 35162306a36Sopenharmony_ci "GPU reset succeeded, trying to resume\n"); 35262306a36Sopenharmony_ci r = aldebaran_mode2_restore_ip(tmp_adev); 35362306a36Sopenharmony_ci if (r) 35462306a36Sopenharmony_ci goto end; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci /* 35762306a36Sopenharmony_ci * Add this ASIC as tracked as reset was already 35862306a36Sopenharmony_ci * complete successfully. 35962306a36Sopenharmony_ci */ 36062306a36Sopenharmony_ci amdgpu_register_gpu_instance(tmp_adev); 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci /* Resume RAS, ecc_irq */ 36362306a36Sopenharmony_ci con = amdgpu_ras_get_context(tmp_adev); 36462306a36Sopenharmony_ci if (!amdgpu_sriov_vf(tmp_adev) && con) { 36562306a36Sopenharmony_ci if (tmp_adev->sdma.ras && 36662306a36Sopenharmony_ci tmp_adev->sdma.ras->ras_block.ras_late_init) { 36762306a36Sopenharmony_ci r = tmp_adev->sdma.ras->ras_block.ras_late_init(tmp_adev, 36862306a36Sopenharmony_ci &tmp_adev->sdma.ras->ras_block.ras_comm); 36962306a36Sopenharmony_ci if (r) { 37062306a36Sopenharmony_ci dev_err(tmp_adev->dev, "SDMA failed to execute ras_late_init! ret:%d\n", r); 37162306a36Sopenharmony_ci goto end; 37262306a36Sopenharmony_ci } 37362306a36Sopenharmony_ci } 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci if (tmp_adev->gfx.ras && 37662306a36Sopenharmony_ci tmp_adev->gfx.ras->ras_block.ras_late_init) { 37762306a36Sopenharmony_ci r = tmp_adev->gfx.ras->ras_block.ras_late_init(tmp_adev, 37862306a36Sopenharmony_ci &tmp_adev->gfx.ras->ras_block.ras_comm); 37962306a36Sopenharmony_ci if (r) { 38062306a36Sopenharmony_ci dev_err(tmp_adev->dev, "GFX failed to execute ras_late_init! ret:%d\n", r); 38162306a36Sopenharmony_ci goto end; 38262306a36Sopenharmony_ci } 38362306a36Sopenharmony_ci } 38462306a36Sopenharmony_ci } 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci amdgpu_ras_resume(tmp_adev); 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci /* Update PSP FW topology after reset */ 38962306a36Sopenharmony_ci if (reset_context->hive && 39062306a36Sopenharmony_ci tmp_adev->gmc.xgmi.num_physical_nodes > 1) 39162306a36Sopenharmony_ci r = amdgpu_xgmi_update_topology(reset_context->hive, 39262306a36Sopenharmony_ci tmp_adev); 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci if (!r) { 39562306a36Sopenharmony_ci amdgpu_irq_gpu_reset_resume_helper(tmp_adev); 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci r = amdgpu_ib_ring_tests(tmp_adev); 39862306a36Sopenharmony_ci if (r) { 39962306a36Sopenharmony_ci dev_err(tmp_adev->dev, 40062306a36Sopenharmony_ci "ib ring test failed (%d).\n", r); 40162306a36Sopenharmony_ci r = -EAGAIN; 40262306a36Sopenharmony_ci tmp_adev->asic_reset_res = r; 40362306a36Sopenharmony_ci goto end; 40462306a36Sopenharmony_ci } 40562306a36Sopenharmony_ci } 40662306a36Sopenharmony_ci } 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ciend: 40962306a36Sopenharmony_ci return r; 41062306a36Sopenharmony_ci} 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_cistatic struct amdgpu_reset_handler aldebaran_mode2_handler = { 41362306a36Sopenharmony_ci .reset_method = AMD_RESET_METHOD_MODE2, 41462306a36Sopenharmony_ci .prepare_env = NULL, 41562306a36Sopenharmony_ci .prepare_hwcontext = aldebaran_mode2_prepare_hwcontext, 41662306a36Sopenharmony_ci .perform_reset = aldebaran_mode2_perform_reset, 41762306a36Sopenharmony_ci .restore_hwcontext = aldebaran_mode2_restore_hwcontext, 41862306a36Sopenharmony_ci .restore_env = NULL, 41962306a36Sopenharmony_ci .do_reset = aldebaran_mode2_reset, 42062306a36Sopenharmony_ci}; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ciint aldebaran_reset_init(struct amdgpu_device *adev) 42362306a36Sopenharmony_ci{ 42462306a36Sopenharmony_ci struct amdgpu_reset_control *reset_ctl; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci reset_ctl = kzalloc(sizeof(*reset_ctl), GFP_KERNEL); 42762306a36Sopenharmony_ci if (!reset_ctl) 42862306a36Sopenharmony_ci return -ENOMEM; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci reset_ctl->handle = adev; 43162306a36Sopenharmony_ci reset_ctl->async_reset = aldebaran_async_reset; 43262306a36Sopenharmony_ci reset_ctl->active_reset = AMD_RESET_METHOD_NONE; 43362306a36Sopenharmony_ci reset_ctl->get_reset_handler = aldebaran_get_reset_handler; 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci INIT_LIST_HEAD(&reset_ctl->reset_handlers); 43662306a36Sopenharmony_ci INIT_WORK(&reset_ctl->reset_work, reset_ctl->async_reset); 43762306a36Sopenharmony_ci /* Only mode2 is handled through reset control now */ 43862306a36Sopenharmony_ci amdgpu_reset_add_handler(reset_ctl, &aldebaran_mode2_handler); 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci adev->reset_cntl = reset_ctl; 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci return 0; 44362306a36Sopenharmony_ci} 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ciint aldebaran_reset_fini(struct amdgpu_device *adev) 44662306a36Sopenharmony_ci{ 44762306a36Sopenharmony_ci kfree(adev->reset_cntl); 44862306a36Sopenharmony_ci adev->reset_cntl = NULL; 44962306a36Sopenharmony_ci return 0; 45062306a36Sopenharmony_ci} 451