162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2003-2015 Broadcom Corporation
462306a36Sopenharmony_ci * All Rights Reserved
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/gpio/driver.h>
862306a36Sopenharmony_ci#include <linux/platform_device.h>
962306a36Sopenharmony_ci#include <linux/module.h>
1062306a36Sopenharmony_ci#include <linux/irq.h>
1162306a36Sopenharmony_ci#include <linux/interrupt.h>
1262306a36Sopenharmony_ci#include <linux/irqchip/chained_irq.h>
1362306a36Sopenharmony_ci#include <linux/acpi.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci/*
1662306a36Sopenharmony_ci * XLP GPIO has multiple 32 bit registers for each feature where each register
1762306a36Sopenharmony_ci * controls 32 pins. So, pins up to 64 require 2 32-bit registers and up to 96
1862306a36Sopenharmony_ci * require 3 32-bit registers for each feature.
1962306a36Sopenharmony_ci * Here we only define offset of the first register for each feature. Offset of
2062306a36Sopenharmony_ci * the registers for pins greater than 32 can be calculated as following(Use
2162306a36Sopenharmony_ci * GPIO_INT_STAT as example):
2262306a36Sopenharmony_ci *
2362306a36Sopenharmony_ci * offset = (gpio / XLP_GPIO_REGSZ) * 4;
2462306a36Sopenharmony_ci * reg_addr = addr + offset;
2562306a36Sopenharmony_ci *
2662306a36Sopenharmony_ci * where addr is base address of the that feature register and gpio is the pin.
2762306a36Sopenharmony_ci */
2862306a36Sopenharmony_ci#define GPIO_9XX_BYTESWAP	0X00
2962306a36Sopenharmony_ci#define GPIO_9XX_CTRL		0X04
3062306a36Sopenharmony_ci#define GPIO_9XX_OUTPUT_EN	0x14
3162306a36Sopenharmony_ci#define GPIO_9XX_PADDRV		0x24
3262306a36Sopenharmony_ci/*
3362306a36Sopenharmony_ci * Only for 4 interrupt enable reg are defined for now,
3462306a36Sopenharmony_ci * total reg available are 12.
3562306a36Sopenharmony_ci */
3662306a36Sopenharmony_ci#define GPIO_9XX_INT_EN00	0x44
3762306a36Sopenharmony_ci#define GPIO_9XX_INT_EN10	0x54
3862306a36Sopenharmony_ci#define GPIO_9XX_INT_EN20	0x64
3962306a36Sopenharmony_ci#define GPIO_9XX_INT_EN30	0x74
4062306a36Sopenharmony_ci#define GPIO_9XX_INT_POL	0x104
4162306a36Sopenharmony_ci#define GPIO_9XX_INT_TYPE	0x114
4262306a36Sopenharmony_ci#define GPIO_9XX_INT_STAT	0x124
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci/* Interrupt type register mask */
4562306a36Sopenharmony_ci#define XLP_GPIO_IRQ_TYPE_LVL	0x0
4662306a36Sopenharmony_ci#define XLP_GPIO_IRQ_TYPE_EDGE	0x1
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci/* Interrupt polarity register mask */
4962306a36Sopenharmony_ci#define XLP_GPIO_IRQ_POL_HIGH	0x0
5062306a36Sopenharmony_ci#define XLP_GPIO_IRQ_POL_LOW	0x1
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci#define XLP_GPIO_REGSZ		32
5362306a36Sopenharmony_ci#define XLP_GPIO_IRQ_BASE	768
5462306a36Sopenharmony_ci#define XLP_MAX_NR_GPIO		96
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_cistruct xlp_gpio_priv {
5762306a36Sopenharmony_ci	struct gpio_chip chip;
5862306a36Sopenharmony_ci	DECLARE_BITMAP(gpio_enabled_mask, XLP_MAX_NR_GPIO);
5962306a36Sopenharmony_ci	void __iomem *gpio_intr_en;	/* pointer to first intr enable reg */
6062306a36Sopenharmony_ci	void __iomem *gpio_intr_stat;	/* pointer to first intr status reg */
6162306a36Sopenharmony_ci	void __iomem *gpio_intr_type;	/* pointer to first intr type reg */
6262306a36Sopenharmony_ci	void __iomem *gpio_intr_pol;	/* pointer to first intr polarity reg */
6362306a36Sopenharmony_ci	void __iomem *gpio_out_en;	/* pointer to first output enable reg */
6462306a36Sopenharmony_ci	void __iomem *gpio_paddrv;	/* pointer to first pad drive reg */
6562306a36Sopenharmony_ci	spinlock_t lock;
6662306a36Sopenharmony_ci};
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cistatic int xlp_gpio_get_reg(void __iomem *addr, unsigned gpio)
6962306a36Sopenharmony_ci{
7062306a36Sopenharmony_ci	u32 pos, regset;
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	pos = gpio % XLP_GPIO_REGSZ;
7362306a36Sopenharmony_ci	regset = (gpio / XLP_GPIO_REGSZ) * 4;
7462306a36Sopenharmony_ci	return !!(readl(addr + regset) & BIT(pos));
7562306a36Sopenharmony_ci}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_cistatic void xlp_gpio_set_reg(void __iomem *addr, unsigned gpio, int state)
7862306a36Sopenharmony_ci{
7962306a36Sopenharmony_ci	u32 value, pos, regset;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	pos = gpio % XLP_GPIO_REGSZ;
8262306a36Sopenharmony_ci	regset = (gpio / XLP_GPIO_REGSZ) * 4;
8362306a36Sopenharmony_ci	value = readl(addr + regset);
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	if (state)
8662306a36Sopenharmony_ci		value |= BIT(pos);
8762306a36Sopenharmony_ci	else
8862306a36Sopenharmony_ci		value &= ~BIT(pos);
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	writel(value, addr + regset);
9162306a36Sopenharmony_ci}
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic void xlp_gpio_irq_enable(struct irq_data *d)
9462306a36Sopenharmony_ci{
9562306a36Sopenharmony_ci	struct gpio_chip *gc  = irq_data_get_irq_chip_data(d);
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	gpiochip_enable_irq(gc, irqd_to_hwirq(d));
9862306a36Sopenharmony_ci}
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic void xlp_gpio_irq_disable(struct irq_data *d)
10162306a36Sopenharmony_ci{
10262306a36Sopenharmony_ci	struct gpio_chip *gc  = irq_data_get_irq_chip_data(d);
10362306a36Sopenharmony_ci	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
10462306a36Sopenharmony_ci	unsigned long flags;
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	spin_lock_irqsave(&priv->lock, flags);
10762306a36Sopenharmony_ci	xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x0);
10862306a36Sopenharmony_ci	__clear_bit(d->hwirq, priv->gpio_enabled_mask);
10962306a36Sopenharmony_ci	spin_unlock_irqrestore(&priv->lock, flags);
11062306a36Sopenharmony_ci	gpiochip_disable_irq(gc, irqd_to_hwirq(d));
11162306a36Sopenharmony_ci}
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cistatic void xlp_gpio_irq_mask_ack(struct irq_data *d)
11462306a36Sopenharmony_ci{
11562306a36Sopenharmony_ci	struct gpio_chip *gc  = irq_data_get_irq_chip_data(d);
11662306a36Sopenharmony_ci	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
11762306a36Sopenharmony_ci	unsigned long flags;
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	spin_lock_irqsave(&priv->lock, flags);
12062306a36Sopenharmony_ci	xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x0);
12162306a36Sopenharmony_ci	xlp_gpio_set_reg(priv->gpio_intr_stat, d->hwirq, 0x1);
12262306a36Sopenharmony_ci	__clear_bit(d->hwirq, priv->gpio_enabled_mask);
12362306a36Sopenharmony_ci	spin_unlock_irqrestore(&priv->lock, flags);
12462306a36Sopenharmony_ci}
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic void xlp_gpio_irq_unmask(struct irq_data *d)
12762306a36Sopenharmony_ci{
12862306a36Sopenharmony_ci	struct gpio_chip *gc  = irq_data_get_irq_chip_data(d);
12962306a36Sopenharmony_ci	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
13062306a36Sopenharmony_ci	unsigned long flags;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	spin_lock_irqsave(&priv->lock, flags);
13362306a36Sopenharmony_ci	xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x1);
13462306a36Sopenharmony_ci	__set_bit(d->hwirq, priv->gpio_enabled_mask);
13562306a36Sopenharmony_ci	spin_unlock_irqrestore(&priv->lock, flags);
13662306a36Sopenharmony_ci}
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_cistatic int xlp_gpio_set_irq_type(struct irq_data *d, unsigned int type)
13962306a36Sopenharmony_ci{
14062306a36Sopenharmony_ci	struct gpio_chip *gc  = irq_data_get_irq_chip_data(d);
14162306a36Sopenharmony_ci	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
14262306a36Sopenharmony_ci	int pol, irq_type;
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	switch (type) {
14562306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
14662306a36Sopenharmony_ci		irq_type = XLP_GPIO_IRQ_TYPE_EDGE;
14762306a36Sopenharmony_ci		pol = XLP_GPIO_IRQ_POL_HIGH;
14862306a36Sopenharmony_ci		break;
14962306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
15062306a36Sopenharmony_ci		irq_type = XLP_GPIO_IRQ_TYPE_EDGE;
15162306a36Sopenharmony_ci		pol = XLP_GPIO_IRQ_POL_LOW;
15262306a36Sopenharmony_ci		break;
15362306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_HIGH:
15462306a36Sopenharmony_ci		irq_type = XLP_GPIO_IRQ_TYPE_LVL;
15562306a36Sopenharmony_ci		pol = XLP_GPIO_IRQ_POL_HIGH;
15662306a36Sopenharmony_ci		break;
15762306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
15862306a36Sopenharmony_ci		irq_type = XLP_GPIO_IRQ_TYPE_LVL;
15962306a36Sopenharmony_ci		pol = XLP_GPIO_IRQ_POL_LOW;
16062306a36Sopenharmony_ci		break;
16162306a36Sopenharmony_ci	default:
16262306a36Sopenharmony_ci		return -EINVAL;
16362306a36Sopenharmony_ci	}
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	xlp_gpio_set_reg(priv->gpio_intr_type, d->hwirq, irq_type);
16662306a36Sopenharmony_ci	xlp_gpio_set_reg(priv->gpio_intr_pol, d->hwirq, pol);
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci	return 0;
16962306a36Sopenharmony_ci}
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_cistatic struct irq_chip xlp_gpio_irq_chip = {
17262306a36Sopenharmony_ci	.name		= "XLP-GPIO",
17362306a36Sopenharmony_ci	.irq_mask_ack	= xlp_gpio_irq_mask_ack,
17462306a36Sopenharmony_ci	.irq_enable	= xlp_gpio_irq_enable,
17562306a36Sopenharmony_ci	.irq_disable	= xlp_gpio_irq_disable,
17662306a36Sopenharmony_ci	.irq_set_type	= xlp_gpio_set_irq_type,
17762306a36Sopenharmony_ci	.irq_unmask	= xlp_gpio_irq_unmask,
17862306a36Sopenharmony_ci	.flags		= IRQCHIP_ONESHOT_SAFE | IRQCHIP_IMMUTABLE,
17962306a36Sopenharmony_ci	GPIOCHIP_IRQ_RESOURCE_HELPERS,
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic void xlp_gpio_generic_handler(struct irq_desc *desc)
18362306a36Sopenharmony_ci{
18462306a36Sopenharmony_ci	struct xlp_gpio_priv *priv = irq_desc_get_handler_data(desc);
18562306a36Sopenharmony_ci	struct irq_chip *irqchip = irq_desc_get_chip(desc);
18662306a36Sopenharmony_ci	int gpio, regoff;
18762306a36Sopenharmony_ci	u32 gpio_stat;
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci	regoff = -1;
19062306a36Sopenharmony_ci	gpio_stat = 0;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	chained_irq_enter(irqchip, desc);
19362306a36Sopenharmony_ci	for_each_set_bit(gpio, priv->gpio_enabled_mask, XLP_MAX_NR_GPIO) {
19462306a36Sopenharmony_ci		if (regoff != gpio / XLP_GPIO_REGSZ) {
19562306a36Sopenharmony_ci			regoff = gpio / XLP_GPIO_REGSZ;
19662306a36Sopenharmony_ci			gpio_stat = readl(priv->gpio_intr_stat + regoff * 4);
19762306a36Sopenharmony_ci		}
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci		if (gpio_stat & BIT(gpio % XLP_GPIO_REGSZ))
20062306a36Sopenharmony_ci			generic_handle_domain_irq(priv->chip.irq.domain, gpio);
20162306a36Sopenharmony_ci	}
20262306a36Sopenharmony_ci	chained_irq_exit(irqchip, desc);
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_cistatic int xlp_gpio_dir_output(struct gpio_chip *gc, unsigned gpio, int state)
20662306a36Sopenharmony_ci{
20762306a36Sopenharmony_ci	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	BUG_ON(gpio >= gc->ngpio);
21062306a36Sopenharmony_ci	xlp_gpio_set_reg(priv->gpio_out_en, gpio, 0x1);
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	return 0;
21362306a36Sopenharmony_ci}
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_cistatic int xlp_gpio_dir_input(struct gpio_chip *gc, unsigned gpio)
21662306a36Sopenharmony_ci{
21762306a36Sopenharmony_ci	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	BUG_ON(gpio >= gc->ngpio);
22062306a36Sopenharmony_ci	xlp_gpio_set_reg(priv->gpio_out_en, gpio, 0x0);
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	return 0;
22362306a36Sopenharmony_ci}
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic int xlp_gpio_get(struct gpio_chip *gc, unsigned gpio)
22662306a36Sopenharmony_ci{
22762306a36Sopenharmony_ci	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	BUG_ON(gpio >= gc->ngpio);
23062306a36Sopenharmony_ci	return xlp_gpio_get_reg(priv->gpio_paddrv, gpio);
23162306a36Sopenharmony_ci}
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_cistatic void xlp_gpio_set(struct gpio_chip *gc, unsigned gpio, int state)
23462306a36Sopenharmony_ci{
23562306a36Sopenharmony_ci	struct xlp_gpio_priv *priv = gpiochip_get_data(gc);
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	BUG_ON(gpio >= gc->ngpio);
23862306a36Sopenharmony_ci	xlp_gpio_set_reg(priv->gpio_paddrv, gpio, state);
23962306a36Sopenharmony_ci}
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_cistatic int xlp_gpio_probe(struct platform_device *pdev)
24262306a36Sopenharmony_ci{
24362306a36Sopenharmony_ci	struct gpio_chip *gc;
24462306a36Sopenharmony_ci	struct gpio_irq_chip *girq;
24562306a36Sopenharmony_ci	struct xlp_gpio_priv *priv;
24662306a36Sopenharmony_ci	void __iomem *gpio_base;
24762306a36Sopenharmony_ci	int irq, err;
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	priv = devm_kzalloc(&pdev->dev,	sizeof(*priv), GFP_KERNEL);
25062306a36Sopenharmony_ci	if (!priv)
25162306a36Sopenharmony_ci		return -ENOMEM;
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	gpio_base = devm_platform_ioremap_resource(pdev, 0);
25462306a36Sopenharmony_ci	if (IS_ERR(gpio_base))
25562306a36Sopenharmony_ci		return PTR_ERR(gpio_base);
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
25862306a36Sopenharmony_ci	if (irq < 0)
25962306a36Sopenharmony_ci		return irq;
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	priv->gpio_out_en = gpio_base + GPIO_9XX_OUTPUT_EN;
26262306a36Sopenharmony_ci	priv->gpio_paddrv = gpio_base + GPIO_9XX_PADDRV;
26362306a36Sopenharmony_ci	priv->gpio_intr_stat = gpio_base + GPIO_9XX_INT_STAT;
26462306a36Sopenharmony_ci	priv->gpio_intr_type = gpio_base + GPIO_9XX_INT_TYPE;
26562306a36Sopenharmony_ci	priv->gpio_intr_pol = gpio_base + GPIO_9XX_INT_POL;
26662306a36Sopenharmony_ci	priv->gpio_intr_en = gpio_base + GPIO_9XX_INT_EN00;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	bitmap_zero(priv->gpio_enabled_mask, XLP_MAX_NR_GPIO);
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	gc = &priv->chip;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	gc->owner = THIS_MODULE;
27362306a36Sopenharmony_ci	gc->label = dev_name(&pdev->dev);
27462306a36Sopenharmony_ci	gc->base = 0;
27562306a36Sopenharmony_ci	gc->parent = &pdev->dev;
27662306a36Sopenharmony_ci	gc->ngpio = 70;
27762306a36Sopenharmony_ci	gc->direction_output = xlp_gpio_dir_output;
27862306a36Sopenharmony_ci	gc->direction_input = xlp_gpio_dir_input;
27962306a36Sopenharmony_ci	gc->set = xlp_gpio_set;
28062306a36Sopenharmony_ci	gc->get = xlp_gpio_get;
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	spin_lock_init(&priv->lock);
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci	girq = &gc->irq;
28562306a36Sopenharmony_ci	gpio_irq_chip_set_chip(girq, &xlp_gpio_irq_chip);
28662306a36Sopenharmony_ci	girq->parent_handler = xlp_gpio_generic_handler;
28762306a36Sopenharmony_ci	girq->num_parents = 1;
28862306a36Sopenharmony_ci	girq->parents = devm_kcalloc(&pdev->dev, 1,
28962306a36Sopenharmony_ci				     sizeof(*girq->parents),
29062306a36Sopenharmony_ci				     GFP_KERNEL);
29162306a36Sopenharmony_ci	if (!girq->parents)
29262306a36Sopenharmony_ci		return -ENOMEM;
29362306a36Sopenharmony_ci	girq->parents[0] = irq;
29462306a36Sopenharmony_ci	girq->first = 0;
29562306a36Sopenharmony_ci	girq->default_type = IRQ_TYPE_NONE;
29662306a36Sopenharmony_ci	girq->handler = handle_level_irq;
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	err = gpiochip_add_data(gc, priv);
29962306a36Sopenharmony_ci	if (err < 0)
30062306a36Sopenharmony_ci		return err;
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	dev_info(&pdev->dev, "registered %d GPIOs\n", gc->ngpio);
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	return 0;
30562306a36Sopenharmony_ci}
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci#ifdef CONFIG_ACPI
30862306a36Sopenharmony_cistatic const struct acpi_device_id xlp_gpio_acpi_match[] = {
30962306a36Sopenharmony_ci	{ "BRCM9006" },
31062306a36Sopenharmony_ci	{ "CAV9006" },
31162306a36Sopenharmony_ci	{},
31262306a36Sopenharmony_ci};
31362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(acpi, xlp_gpio_acpi_match);
31462306a36Sopenharmony_ci#endif
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_cistatic struct platform_driver xlp_gpio_driver = {
31762306a36Sopenharmony_ci	.driver		= {
31862306a36Sopenharmony_ci		.name	= "xlp-gpio",
31962306a36Sopenharmony_ci		.acpi_match_table = ACPI_PTR(xlp_gpio_acpi_match),
32062306a36Sopenharmony_ci	},
32162306a36Sopenharmony_ci	.probe		= xlp_gpio_probe,
32262306a36Sopenharmony_ci};
32362306a36Sopenharmony_cimodule_platform_driver(xlp_gpio_driver);
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ciMODULE_AUTHOR("Kamlakant Patel <kamlakant.patel@broadcom.com>");
32662306a36Sopenharmony_ciMODULE_AUTHOR("Ganesan Ramalingam <ganesanr@broadcom.com>");
32762306a36Sopenharmony_ciMODULE_DESCRIPTION("Netlogic XLP GPIO Driver");
32862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
329