162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2017 Broadcom
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/gpio/driver.h>
762306a36Sopenharmony_ci#include <linux/init.h>
862306a36Sopenharmony_ci#include <linux/interrupt.h>
962306a36Sopenharmony_ci#include <linux/io.h>
1062306a36Sopenharmony_ci#include <linux/irq.h>
1162306a36Sopenharmony_ci#include <linux/kernel.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/platform_device.h>
1462306a36Sopenharmony_ci#include <linux/seq_file.h>
1562306a36Sopenharmony_ci#include <linux/spinlock.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#define IPROC_CCA_INT_F_GPIOINT		BIT(0)
1862306a36Sopenharmony_ci#define IPROC_CCA_INT_STS		0x20
1962306a36Sopenharmony_ci#define IPROC_CCA_INT_MASK		0x24
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define IPROC_GPIO_CCA_DIN		0x0
2262306a36Sopenharmony_ci#define IPROC_GPIO_CCA_DOUT		0x4
2362306a36Sopenharmony_ci#define IPROC_GPIO_CCA_OUT_EN		0x8
2462306a36Sopenharmony_ci#define IPROC_GPIO_CCA_INT_LEVEL	0x10
2562306a36Sopenharmony_ci#define IPROC_GPIO_CCA_INT_LEVEL_MASK	0x14
2662306a36Sopenharmony_ci#define IPROC_GPIO_CCA_INT_EVENT	0x18
2762306a36Sopenharmony_ci#define IPROC_GPIO_CCA_INT_EVENT_MASK	0x1C
2862306a36Sopenharmony_ci#define IPROC_GPIO_CCA_INT_EDGE		0x24
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_cistruct iproc_gpio_chip {
3162306a36Sopenharmony_ci	struct gpio_chip gc;
3262306a36Sopenharmony_ci	spinlock_t lock;
3362306a36Sopenharmony_ci	struct device *dev;
3462306a36Sopenharmony_ci	void __iomem *base;
3562306a36Sopenharmony_ci	void __iomem *intr;
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic inline struct iproc_gpio_chip *
3962306a36Sopenharmony_cito_iproc_gpio(struct gpio_chip *gc)
4062306a36Sopenharmony_ci{
4162306a36Sopenharmony_ci	return container_of(gc, struct iproc_gpio_chip, gc);
4262306a36Sopenharmony_ci}
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cistatic void iproc_gpio_irq_ack(struct irq_data *d)
4562306a36Sopenharmony_ci{
4662306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
4762306a36Sopenharmony_ci	struct iproc_gpio_chip *chip = to_iproc_gpio(gc);
4862306a36Sopenharmony_ci	int pin = d->hwirq;
4962306a36Sopenharmony_ci	unsigned long flags;
5062306a36Sopenharmony_ci	u32 irq = d->irq;
5162306a36Sopenharmony_ci	u32 irq_type, event_status = 0;
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
5462306a36Sopenharmony_ci	irq_type = irq_get_trigger_type(irq);
5562306a36Sopenharmony_ci	if (irq_type & IRQ_TYPE_EDGE_BOTH) {
5662306a36Sopenharmony_ci		event_status |= BIT(pin);
5762306a36Sopenharmony_ci		writel_relaxed(event_status,
5862306a36Sopenharmony_ci			       chip->base + IPROC_GPIO_CCA_INT_EVENT);
5962306a36Sopenharmony_ci	}
6062306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
6162306a36Sopenharmony_ci}
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_cistatic void iproc_gpio_irq_unmask(struct irq_data *d)
6462306a36Sopenharmony_ci{
6562306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
6662306a36Sopenharmony_ci	struct iproc_gpio_chip *chip = to_iproc_gpio(gc);
6762306a36Sopenharmony_ci	int pin = d->hwirq;
6862306a36Sopenharmony_ci	unsigned long flags;
6962306a36Sopenharmony_ci	u32 irq = d->irq;
7062306a36Sopenharmony_ci	u32 int_mask, irq_type, event_mask;
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci	gpiochip_enable_irq(gc, pin);
7362306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
7462306a36Sopenharmony_ci	irq_type = irq_get_trigger_type(irq);
7562306a36Sopenharmony_ci	event_mask = readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_EVENT_MASK);
7662306a36Sopenharmony_ci	int_mask = readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_LEVEL_MASK);
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci	if (irq_type & IRQ_TYPE_EDGE_BOTH) {
7962306a36Sopenharmony_ci		event_mask |= 1 << pin;
8062306a36Sopenharmony_ci		writel_relaxed(event_mask,
8162306a36Sopenharmony_ci			       chip->base + IPROC_GPIO_CCA_INT_EVENT_MASK);
8262306a36Sopenharmony_ci	} else {
8362306a36Sopenharmony_ci		int_mask |= 1 << pin;
8462306a36Sopenharmony_ci		writel_relaxed(int_mask,
8562306a36Sopenharmony_ci			       chip->base + IPROC_GPIO_CCA_INT_LEVEL_MASK);
8662306a36Sopenharmony_ci	}
8762306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
8862306a36Sopenharmony_ci}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic void iproc_gpio_irq_mask(struct irq_data *d)
9162306a36Sopenharmony_ci{
9262306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
9362306a36Sopenharmony_ci	struct iproc_gpio_chip *chip = to_iproc_gpio(gc);
9462306a36Sopenharmony_ci	int pin = d->hwirq;
9562306a36Sopenharmony_ci	unsigned long flags;
9662306a36Sopenharmony_ci	u32 irq = d->irq;
9762306a36Sopenharmony_ci	u32 irq_type, int_mask, event_mask;
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
10062306a36Sopenharmony_ci	irq_type = irq_get_trigger_type(irq);
10162306a36Sopenharmony_ci	event_mask = readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_EVENT_MASK);
10262306a36Sopenharmony_ci	int_mask = readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_LEVEL_MASK);
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	if (irq_type & IRQ_TYPE_EDGE_BOTH) {
10562306a36Sopenharmony_ci		event_mask &= ~BIT(pin);
10662306a36Sopenharmony_ci		writel_relaxed(event_mask,
10762306a36Sopenharmony_ci			       chip->base + IPROC_GPIO_CCA_INT_EVENT_MASK);
10862306a36Sopenharmony_ci	} else {
10962306a36Sopenharmony_ci		int_mask &= ~BIT(pin);
11062306a36Sopenharmony_ci		writel_relaxed(int_mask,
11162306a36Sopenharmony_ci			       chip->base + IPROC_GPIO_CCA_INT_LEVEL_MASK);
11262306a36Sopenharmony_ci	}
11362306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
11462306a36Sopenharmony_ci	gpiochip_disable_irq(gc, pin);
11562306a36Sopenharmony_ci}
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic int iproc_gpio_irq_set_type(struct irq_data *d, u32 type)
11862306a36Sopenharmony_ci{
11962306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
12062306a36Sopenharmony_ci	struct iproc_gpio_chip *chip = to_iproc_gpio(gc);
12162306a36Sopenharmony_ci	int pin = d->hwirq;
12262306a36Sopenharmony_ci	unsigned long flags;
12362306a36Sopenharmony_ci	u32 irq = d->irq;
12462306a36Sopenharmony_ci	u32 event_pol, int_pol;
12562306a36Sopenharmony_ci	int ret = 0;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
12862306a36Sopenharmony_ci	switch (type & IRQ_TYPE_SENSE_MASK) {
12962306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
13062306a36Sopenharmony_ci		event_pol = readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_EDGE);
13162306a36Sopenharmony_ci		event_pol &= ~BIT(pin);
13262306a36Sopenharmony_ci		writel_relaxed(event_pol, chip->base + IPROC_GPIO_CCA_INT_EDGE);
13362306a36Sopenharmony_ci		break;
13462306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
13562306a36Sopenharmony_ci		event_pol = readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_EDGE);
13662306a36Sopenharmony_ci		event_pol |= BIT(pin);
13762306a36Sopenharmony_ci		writel_relaxed(event_pol, chip->base + IPROC_GPIO_CCA_INT_EDGE);
13862306a36Sopenharmony_ci		break;
13962306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_HIGH:
14062306a36Sopenharmony_ci		int_pol = readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_LEVEL);
14162306a36Sopenharmony_ci		int_pol &= ~BIT(pin);
14262306a36Sopenharmony_ci		writel_relaxed(int_pol, chip->base + IPROC_GPIO_CCA_INT_LEVEL);
14362306a36Sopenharmony_ci		break;
14462306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
14562306a36Sopenharmony_ci		int_pol = readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_LEVEL);
14662306a36Sopenharmony_ci		int_pol |= BIT(pin);
14762306a36Sopenharmony_ci		writel_relaxed(int_pol, chip->base + IPROC_GPIO_CCA_INT_LEVEL);
14862306a36Sopenharmony_ci		break;
14962306a36Sopenharmony_ci	default:
15062306a36Sopenharmony_ci		/* should not come here */
15162306a36Sopenharmony_ci		ret = -EINVAL;
15262306a36Sopenharmony_ci		goto out_unlock;
15362306a36Sopenharmony_ci	}
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	if (type & IRQ_TYPE_LEVEL_MASK)
15662306a36Sopenharmony_ci		irq_set_handler_locked(irq_get_irq_data(irq), handle_level_irq);
15762306a36Sopenharmony_ci	else if (type & IRQ_TYPE_EDGE_BOTH)
15862306a36Sopenharmony_ci		irq_set_handler_locked(irq_get_irq_data(irq), handle_edge_irq);
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ciout_unlock:
16162306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	return ret;
16462306a36Sopenharmony_ci}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic irqreturn_t iproc_gpio_irq_handler(int irq, void *data)
16762306a36Sopenharmony_ci{
16862306a36Sopenharmony_ci	struct gpio_chip *gc = (struct gpio_chip *)data;
16962306a36Sopenharmony_ci	struct iproc_gpio_chip *chip = to_iproc_gpio(gc);
17062306a36Sopenharmony_ci	int bit;
17162306a36Sopenharmony_ci	unsigned long int_bits = 0;
17262306a36Sopenharmony_ci	u32 int_status;
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	/* go through the entire GPIOs and handle all interrupts */
17562306a36Sopenharmony_ci	int_status = readl_relaxed(chip->intr + IPROC_CCA_INT_STS);
17662306a36Sopenharmony_ci	if (int_status & IPROC_CCA_INT_F_GPIOINT) {
17762306a36Sopenharmony_ci		u32 event, level;
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci		/* Get level and edge interrupts */
18062306a36Sopenharmony_ci		event =
18162306a36Sopenharmony_ci		    readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_EVENT_MASK);
18262306a36Sopenharmony_ci		event &= readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_EVENT);
18362306a36Sopenharmony_ci		level = readl_relaxed(chip->base + IPROC_GPIO_CCA_DIN);
18462306a36Sopenharmony_ci		level ^= readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_LEVEL);
18562306a36Sopenharmony_ci		level &=
18662306a36Sopenharmony_ci		    readl_relaxed(chip->base + IPROC_GPIO_CCA_INT_LEVEL_MASK);
18762306a36Sopenharmony_ci		int_bits = level | event;
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ci		for_each_set_bit(bit, &int_bits, gc->ngpio)
19062306a36Sopenharmony_ci			generic_handle_domain_irq(gc->irq.domain, bit);
19162306a36Sopenharmony_ci	}
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	return int_bits ? IRQ_HANDLED : IRQ_NONE;
19462306a36Sopenharmony_ci}
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic void iproc_gpio_irq_print_chip(struct irq_data *d, struct seq_file *p)
19762306a36Sopenharmony_ci{
19862306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
19962306a36Sopenharmony_ci	struct iproc_gpio_chip *chip = to_iproc_gpio(gc);
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	seq_printf(p, dev_name(chip->dev));
20262306a36Sopenharmony_ci}
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_cistatic const struct irq_chip iproc_gpio_irq_chip = {
20562306a36Sopenharmony_ci	.irq_ack = iproc_gpio_irq_ack,
20662306a36Sopenharmony_ci	.irq_mask = iproc_gpio_irq_mask,
20762306a36Sopenharmony_ci	.irq_unmask = iproc_gpio_irq_unmask,
20862306a36Sopenharmony_ci	.irq_set_type = iproc_gpio_irq_set_type,
20962306a36Sopenharmony_ci	.irq_print_chip = iproc_gpio_irq_print_chip,
21062306a36Sopenharmony_ci	.flags = IRQCHIP_IMMUTABLE,
21162306a36Sopenharmony_ci	GPIOCHIP_IRQ_RESOURCE_HELPERS,
21262306a36Sopenharmony_ci};
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic int iproc_gpio_probe(struct platform_device *pdev)
21562306a36Sopenharmony_ci{
21662306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
21762306a36Sopenharmony_ci	struct device_node *dn = pdev->dev.of_node;
21862306a36Sopenharmony_ci	struct iproc_gpio_chip *chip;
21962306a36Sopenharmony_ci	u32 num_gpios;
22062306a36Sopenharmony_ci	int irq, ret;
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
22362306a36Sopenharmony_ci	if (!chip)
22462306a36Sopenharmony_ci		return -ENOMEM;
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	chip->dev = dev;
22762306a36Sopenharmony_ci	platform_set_drvdata(pdev, chip);
22862306a36Sopenharmony_ci	spin_lock_init(&chip->lock);
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci	chip->base = devm_platform_ioremap_resource(pdev, 0);
23162306a36Sopenharmony_ci	if (IS_ERR(chip->base))
23262306a36Sopenharmony_ci		return PTR_ERR(chip->base);
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	ret = bgpio_init(&chip->gc, dev, 4,
23562306a36Sopenharmony_ci			 chip->base + IPROC_GPIO_CCA_DIN,
23662306a36Sopenharmony_ci			 chip->base + IPROC_GPIO_CCA_DOUT,
23762306a36Sopenharmony_ci			 NULL,
23862306a36Sopenharmony_ci			 chip->base + IPROC_GPIO_CCA_OUT_EN,
23962306a36Sopenharmony_ci			 NULL,
24062306a36Sopenharmony_ci			 0);
24162306a36Sopenharmony_ci	if (ret) {
24262306a36Sopenharmony_ci		dev_err(dev, "unable to init GPIO chip\n");
24362306a36Sopenharmony_ci		return ret;
24462306a36Sopenharmony_ci	}
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	chip->gc.label = dev_name(dev);
24762306a36Sopenharmony_ci	if (!of_property_read_u32(dn, "ngpios", &num_gpios))
24862306a36Sopenharmony_ci		chip->gc.ngpio = num_gpios;
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
25162306a36Sopenharmony_ci	if (irq > 0) {
25262306a36Sopenharmony_ci		struct gpio_irq_chip *girq;
25362306a36Sopenharmony_ci		u32 val;
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci		chip->intr = devm_platform_ioremap_resource(pdev, 1);
25662306a36Sopenharmony_ci		if (IS_ERR(chip->intr))
25762306a36Sopenharmony_ci			return PTR_ERR(chip->intr);
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci		/* Enable GPIO interrupts for CCA GPIO */
26062306a36Sopenharmony_ci		val = readl_relaxed(chip->intr + IPROC_CCA_INT_MASK);
26162306a36Sopenharmony_ci		val |= IPROC_CCA_INT_F_GPIOINT;
26262306a36Sopenharmony_ci		writel_relaxed(val, chip->intr + IPROC_CCA_INT_MASK);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci		/*
26562306a36Sopenharmony_ci		 * Directly request the irq here instead of passing
26662306a36Sopenharmony_ci		 * a flow-handler because the irq is shared.
26762306a36Sopenharmony_ci		 */
26862306a36Sopenharmony_ci		ret = devm_request_irq(dev, irq, iproc_gpio_irq_handler,
26962306a36Sopenharmony_ci				       IRQF_SHARED, chip->gc.label, &chip->gc);
27062306a36Sopenharmony_ci		if (ret) {
27162306a36Sopenharmony_ci			dev_err(dev, "Fail to request IRQ%d: %d\n", irq, ret);
27262306a36Sopenharmony_ci			return ret;
27362306a36Sopenharmony_ci		}
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_ci		girq = &chip->gc.irq;
27662306a36Sopenharmony_ci		gpio_irq_chip_set_chip(girq, &iproc_gpio_irq_chip);
27762306a36Sopenharmony_ci		/* This will let us handle the parent IRQ in the driver */
27862306a36Sopenharmony_ci		girq->parent_handler = NULL;
27962306a36Sopenharmony_ci		girq->num_parents = 0;
28062306a36Sopenharmony_ci		girq->parents = NULL;
28162306a36Sopenharmony_ci		girq->default_type = IRQ_TYPE_NONE;
28262306a36Sopenharmony_ci		girq->handler = handle_simple_irq;
28362306a36Sopenharmony_ci	}
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	ret = devm_gpiochip_add_data(dev, &chip->gc, chip);
28662306a36Sopenharmony_ci	if (ret) {
28762306a36Sopenharmony_ci		dev_err(dev, "unable to add GPIO chip\n");
28862306a36Sopenharmony_ci		return ret;
28962306a36Sopenharmony_ci	}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	return 0;
29262306a36Sopenharmony_ci}
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_cistatic int iproc_gpio_remove(struct platform_device *pdev)
29562306a36Sopenharmony_ci{
29662306a36Sopenharmony_ci	struct iproc_gpio_chip *chip = platform_get_drvdata(pdev);
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	if (chip->intr) {
29962306a36Sopenharmony_ci		u32 val;
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ci		val = readl_relaxed(chip->intr + IPROC_CCA_INT_MASK);
30262306a36Sopenharmony_ci		val &= ~IPROC_CCA_INT_F_GPIOINT;
30362306a36Sopenharmony_ci		writel_relaxed(val, chip->intr + IPROC_CCA_INT_MASK);
30462306a36Sopenharmony_ci	}
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci	return 0;
30762306a36Sopenharmony_ci}
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_cistatic const struct of_device_id bcm_iproc_gpio_of_match[] = {
31062306a36Sopenharmony_ci	{ .compatible = "brcm,iproc-gpio-cca" },
31162306a36Sopenharmony_ci	{}
31262306a36Sopenharmony_ci};
31362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, bcm_iproc_gpio_of_match);
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_cistatic struct platform_driver bcm_iproc_gpio_driver = {
31662306a36Sopenharmony_ci	.driver = {
31762306a36Sopenharmony_ci		.name = "iproc-xgs-gpio",
31862306a36Sopenharmony_ci		.of_match_table = bcm_iproc_gpio_of_match,
31962306a36Sopenharmony_ci	},
32062306a36Sopenharmony_ci	.probe = iproc_gpio_probe,
32162306a36Sopenharmony_ci	.remove = iproc_gpio_remove,
32262306a36Sopenharmony_ci};
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cimodule_platform_driver(bcm_iproc_gpio_driver);
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ciMODULE_DESCRIPTION("XGS IPROC GPIO driver");
32762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
328