162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Toshiba Visconti GPIO Support
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * (C) Copyright 2020 Toshiba Electronic Devices & Storage Corporation
662306a36Sopenharmony_ci * (C) Copyright 2020 TOSHIBA CORPORATION
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Nobuhiro Iwamatsu <nobuhiro1.iwamatsu@toshiba.co.jp>
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include <linux/gpio/driver.h>
1262306a36Sopenharmony_ci#include <linux/init.h>
1362306a36Sopenharmony_ci#include <linux/interrupt.h>
1462306a36Sopenharmony_ci#include <linux/module.h>
1562306a36Sopenharmony_ci#include <linux/io.h>
1662306a36Sopenharmony_ci#include <linux/of_irq.h>
1762306a36Sopenharmony_ci#include <linux/platform_device.h>
1862306a36Sopenharmony_ci#include <linux/seq_file.h>
1962306a36Sopenharmony_ci#include <linux/bitops.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/* register offset */
2262306a36Sopenharmony_ci#define GPIO_DIR	0x00
2362306a36Sopenharmony_ci#define GPIO_IDATA	0x08
2462306a36Sopenharmony_ci#define GPIO_ODATA	0x10
2562306a36Sopenharmony_ci#define GPIO_OSET	0x18
2662306a36Sopenharmony_ci#define GPIO_OCLR	0x20
2762306a36Sopenharmony_ci#define GPIO_INTMODE	0x30
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#define BASE_HW_IRQ 24
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cistruct visconti_gpio {
3262306a36Sopenharmony_ci	void __iomem *base;
3362306a36Sopenharmony_ci	spinlock_t lock; /* protect gpio register */
3462306a36Sopenharmony_ci	struct gpio_chip gpio_chip;
3562306a36Sopenharmony_ci	struct device *dev;
3662306a36Sopenharmony_ci};
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic int visconti_gpio_irq_set_type(struct irq_data *d, unsigned int type)
3962306a36Sopenharmony_ci{
4062306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
4162306a36Sopenharmony_ci	struct visconti_gpio *priv = gpiochip_get_data(gc);
4262306a36Sopenharmony_ci	u32 offset = irqd_to_hwirq(d);
4362306a36Sopenharmony_ci	u32 bit = BIT(offset);
4462306a36Sopenharmony_ci	u32 intc_type = IRQ_TYPE_EDGE_RISING;
4562306a36Sopenharmony_ci	u32 intmode, odata;
4662306a36Sopenharmony_ci	int ret = 0;
4762306a36Sopenharmony_ci	unsigned long flags;
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	spin_lock_irqsave(&priv->lock, flags);
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci	odata = readl(priv->base + GPIO_ODATA);
5262306a36Sopenharmony_ci	intmode = readl(priv->base + GPIO_INTMODE);
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	switch (type) {
5562306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
5662306a36Sopenharmony_ci		odata &= ~bit;
5762306a36Sopenharmony_ci		intmode &= ~bit;
5862306a36Sopenharmony_ci		break;
5962306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
6062306a36Sopenharmony_ci		odata |= bit;
6162306a36Sopenharmony_ci		intmode &= ~bit;
6262306a36Sopenharmony_ci		break;
6362306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_BOTH:
6462306a36Sopenharmony_ci		intmode |= bit;
6562306a36Sopenharmony_ci		break;
6662306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_HIGH:
6762306a36Sopenharmony_ci		intc_type = IRQ_TYPE_LEVEL_HIGH;
6862306a36Sopenharmony_ci		odata &= ~bit;
6962306a36Sopenharmony_ci		intmode &= ~bit;
7062306a36Sopenharmony_ci		break;
7162306a36Sopenharmony_ci	case IRQ_TYPE_LEVEL_LOW:
7262306a36Sopenharmony_ci		intc_type = IRQ_TYPE_LEVEL_HIGH;
7362306a36Sopenharmony_ci		odata |= bit;
7462306a36Sopenharmony_ci		intmode &= ~bit;
7562306a36Sopenharmony_ci		break;
7662306a36Sopenharmony_ci	default:
7762306a36Sopenharmony_ci		ret = -EINVAL;
7862306a36Sopenharmony_ci		goto err;
7962306a36Sopenharmony_ci	}
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	writel(odata, priv->base + GPIO_ODATA);
8262306a36Sopenharmony_ci	writel(intmode, priv->base + GPIO_INTMODE);
8362306a36Sopenharmony_ci	irq_set_irq_type(offset, intc_type);
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	ret = irq_chip_set_type_parent(d, type);
8662306a36Sopenharmony_cierr:
8762306a36Sopenharmony_ci	spin_unlock_irqrestore(&priv->lock, flags);
8862306a36Sopenharmony_ci	return ret;
8962306a36Sopenharmony_ci}
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic int visconti_gpio_child_to_parent_hwirq(struct gpio_chip *gc,
9262306a36Sopenharmony_ci					       unsigned int child,
9362306a36Sopenharmony_ci					       unsigned int child_type,
9462306a36Sopenharmony_ci					       unsigned int *parent,
9562306a36Sopenharmony_ci					       unsigned int *parent_type)
9662306a36Sopenharmony_ci{
9762306a36Sopenharmony_ci	/* Interrupts 0..15 mapped to interrupts 24..39 on the GIC */
9862306a36Sopenharmony_ci	if (child < 16) {
9962306a36Sopenharmony_ci		/* All these interrupts are level high in the CPU */
10062306a36Sopenharmony_ci		*parent_type = IRQ_TYPE_LEVEL_HIGH;
10162306a36Sopenharmony_ci		*parent = child + BASE_HW_IRQ;
10262306a36Sopenharmony_ci		return 0;
10362306a36Sopenharmony_ci	}
10462306a36Sopenharmony_ci	return -EINVAL;
10562306a36Sopenharmony_ci}
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistatic int visconti_gpio_populate_parent_fwspec(struct gpio_chip *chip,
10862306a36Sopenharmony_ci						union gpio_irq_fwspec *gfwspec,
10962306a36Sopenharmony_ci						unsigned int parent_hwirq,
11062306a36Sopenharmony_ci						unsigned int parent_type)
11162306a36Sopenharmony_ci{
11262306a36Sopenharmony_ci	struct irq_fwspec *fwspec = &gfwspec->fwspec;
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	fwspec->fwnode = chip->irq.parent_domain->fwnode;
11562306a36Sopenharmony_ci	fwspec->param_count = 3;
11662306a36Sopenharmony_ci	fwspec->param[0] = 0;
11762306a36Sopenharmony_ci	fwspec->param[1] = parent_hwirq;
11862306a36Sopenharmony_ci	fwspec->param[2] = parent_type;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	return 0;
12162306a36Sopenharmony_ci}
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic void visconti_gpio_mask_irq(struct irq_data *d)
12462306a36Sopenharmony_ci{
12562306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	irq_chip_mask_parent(d);
12862306a36Sopenharmony_ci	gpiochip_disable_irq(gc, irqd_to_hwirq(d));
12962306a36Sopenharmony_ci}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_cistatic void visconti_gpio_unmask_irq(struct irq_data *d)
13262306a36Sopenharmony_ci{
13362306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	gpiochip_enable_irq(gc, irqd_to_hwirq(d));
13662306a36Sopenharmony_ci	irq_chip_unmask_parent(d);
13762306a36Sopenharmony_ci}
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic void visconti_gpio_irq_print_chip(struct irq_data *d, struct seq_file *p)
14062306a36Sopenharmony_ci{
14162306a36Sopenharmony_ci	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
14262306a36Sopenharmony_ci	struct visconti_gpio *priv = gpiochip_get_data(gc);
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	seq_printf(p, dev_name(priv->dev));
14562306a36Sopenharmony_ci}
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_cistatic const struct irq_chip visconti_gpio_irq_chip = {
14862306a36Sopenharmony_ci	.irq_mask = visconti_gpio_mask_irq,
14962306a36Sopenharmony_ci	.irq_unmask = visconti_gpio_unmask_irq,
15062306a36Sopenharmony_ci	.irq_eoi = irq_chip_eoi_parent,
15162306a36Sopenharmony_ci	.irq_set_type = visconti_gpio_irq_set_type,
15262306a36Sopenharmony_ci	.irq_print_chip = visconti_gpio_irq_print_chip,
15362306a36Sopenharmony_ci	.flags = IRQCHIP_SET_TYPE_MASKED | IRQCHIP_MASK_ON_SUSPEND |
15462306a36Sopenharmony_ci		 IRQCHIP_IMMUTABLE,
15562306a36Sopenharmony_ci	GPIOCHIP_IRQ_RESOURCE_HELPERS,
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic int visconti_gpio_probe(struct platform_device *pdev)
15962306a36Sopenharmony_ci{
16062306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
16162306a36Sopenharmony_ci	struct visconti_gpio *priv;
16262306a36Sopenharmony_ci	struct gpio_irq_chip *girq;
16362306a36Sopenharmony_ci	struct irq_domain *parent;
16462306a36Sopenharmony_ci	struct device_node *irq_parent;
16562306a36Sopenharmony_ci	int ret;
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
16862306a36Sopenharmony_ci	if (!priv)
16962306a36Sopenharmony_ci		return -ENOMEM;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	spin_lock_init(&priv->lock);
17262306a36Sopenharmony_ci	priv->dev = dev;
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	priv->base = devm_platform_ioremap_resource(pdev, 0);
17562306a36Sopenharmony_ci	if (IS_ERR(priv->base))
17662306a36Sopenharmony_ci		return PTR_ERR(priv->base);
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	irq_parent = of_irq_find_parent(dev->of_node);
17962306a36Sopenharmony_ci	if (!irq_parent) {
18062306a36Sopenharmony_ci		dev_err(dev, "No IRQ parent node\n");
18162306a36Sopenharmony_ci		return -ENODEV;
18262306a36Sopenharmony_ci	}
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	parent = irq_find_host(irq_parent);
18562306a36Sopenharmony_ci	of_node_put(irq_parent);
18662306a36Sopenharmony_ci	if (!parent) {
18762306a36Sopenharmony_ci		dev_err(dev, "No IRQ parent domain\n");
18862306a36Sopenharmony_ci		return -ENODEV;
18962306a36Sopenharmony_ci	}
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	ret = bgpio_init(&priv->gpio_chip, dev, 4,
19262306a36Sopenharmony_ci			 priv->base + GPIO_IDATA,
19362306a36Sopenharmony_ci			 priv->base + GPIO_OSET,
19462306a36Sopenharmony_ci			 priv->base + GPIO_OCLR,
19562306a36Sopenharmony_ci			 priv->base + GPIO_DIR,
19662306a36Sopenharmony_ci			 NULL,
19762306a36Sopenharmony_ci			 0);
19862306a36Sopenharmony_ci	if (ret) {
19962306a36Sopenharmony_ci		dev_err(dev, "unable to init generic GPIO\n");
20062306a36Sopenharmony_ci		return ret;
20162306a36Sopenharmony_ci	}
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ci	girq = &priv->gpio_chip.irq;
20462306a36Sopenharmony_ci	gpio_irq_chip_set_chip(girq, &visconti_gpio_irq_chip);
20562306a36Sopenharmony_ci	girq->fwnode = of_node_to_fwnode(dev->of_node);
20662306a36Sopenharmony_ci	girq->parent_domain = parent;
20762306a36Sopenharmony_ci	girq->child_to_parent_hwirq = visconti_gpio_child_to_parent_hwirq;
20862306a36Sopenharmony_ci	girq->populate_parent_alloc_arg = visconti_gpio_populate_parent_fwspec;
20962306a36Sopenharmony_ci	girq->default_type = IRQ_TYPE_NONE;
21062306a36Sopenharmony_ci	girq->handler = handle_level_irq;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	return devm_gpiochip_add_data(dev, &priv->gpio_chip, priv);
21362306a36Sopenharmony_ci}
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_cistatic const struct of_device_id visconti_gpio_of_match[] = {
21662306a36Sopenharmony_ci	{ .compatible = "toshiba,gpio-tmpv7708", },
21762306a36Sopenharmony_ci	{ /* end of table */ }
21862306a36Sopenharmony_ci};
21962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, visconti_gpio_of_match);
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cistatic struct platform_driver visconti_gpio_driver = {
22262306a36Sopenharmony_ci	.probe		= visconti_gpio_probe,
22362306a36Sopenharmony_ci	.driver		= {
22462306a36Sopenharmony_ci		.name	= "visconti_gpio",
22562306a36Sopenharmony_ci		.of_match_table = visconti_gpio_of_match,
22662306a36Sopenharmony_ci	}
22762306a36Sopenharmony_ci};
22862306a36Sopenharmony_cimodule_platform_driver(visconti_gpio_driver);
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ciMODULE_AUTHOR("Nobuhiro Iwamatsu <nobuhiro1.iwamatsu@toshiba.co.jp>");
23162306a36Sopenharmony_ciMODULE_DESCRIPTION("Toshiba Visconti GPIO Driver");
23262306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
233