162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2018 Spreadtrum Communications Inc. 462306a36Sopenharmony_ci * Copyright (C) 2018 Linaro Ltd. 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <linux/bitops.h> 862306a36Sopenharmony_ci#include <linux/gpio/driver.h> 962306a36Sopenharmony_ci#include <linux/kernel.h> 1062306a36Sopenharmony_ci#include <linux/mod_devicetable.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci#include <linux/spinlock.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci/* GPIO registers definition */ 1662306a36Sopenharmony_ci#define SPRD_GPIO_DATA 0x0 1762306a36Sopenharmony_ci#define SPRD_GPIO_DMSK 0x4 1862306a36Sopenharmony_ci#define SPRD_GPIO_DIR 0x8 1962306a36Sopenharmony_ci#define SPRD_GPIO_IS 0xc 2062306a36Sopenharmony_ci#define SPRD_GPIO_IBE 0x10 2162306a36Sopenharmony_ci#define SPRD_GPIO_IEV 0x14 2262306a36Sopenharmony_ci#define SPRD_GPIO_IE 0x18 2362306a36Sopenharmony_ci#define SPRD_GPIO_RIS 0x1c 2462306a36Sopenharmony_ci#define SPRD_GPIO_MIS 0x20 2562306a36Sopenharmony_ci#define SPRD_GPIO_IC 0x24 2662306a36Sopenharmony_ci#define SPRD_GPIO_INEN 0x28 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/* We have 16 banks GPIOs and each bank contain 16 GPIOs */ 2962306a36Sopenharmony_ci#define SPRD_GPIO_BANK_NR 16 3062306a36Sopenharmony_ci#define SPRD_GPIO_NR 256 3162306a36Sopenharmony_ci#define SPRD_GPIO_BANK_SIZE 0x80 3262306a36Sopenharmony_ci#define SPRD_GPIO_BANK_MASK GENMASK(15, 0) 3362306a36Sopenharmony_ci#define SPRD_GPIO_BIT(x) ((x) & (SPRD_GPIO_BANK_NR - 1)) 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistruct sprd_gpio { 3662306a36Sopenharmony_ci struct gpio_chip chip; 3762306a36Sopenharmony_ci void __iomem *base; 3862306a36Sopenharmony_ci spinlock_t lock; 3962306a36Sopenharmony_ci int irq; 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistatic inline void __iomem *sprd_gpio_bank_base(struct sprd_gpio *sprd_gpio, 4362306a36Sopenharmony_ci unsigned int bank) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci return sprd_gpio->base + SPRD_GPIO_BANK_SIZE * bank; 4662306a36Sopenharmony_ci} 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic void sprd_gpio_update(struct gpio_chip *chip, unsigned int offset, 4962306a36Sopenharmony_ci u16 reg, int val) 5062306a36Sopenharmony_ci{ 5162306a36Sopenharmony_ci struct sprd_gpio *sprd_gpio = gpiochip_get_data(chip); 5262306a36Sopenharmony_ci void __iomem *base = sprd_gpio_bank_base(sprd_gpio, 5362306a36Sopenharmony_ci offset / SPRD_GPIO_BANK_NR); 5462306a36Sopenharmony_ci unsigned long flags; 5562306a36Sopenharmony_ci u32 tmp; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci spin_lock_irqsave(&sprd_gpio->lock, flags); 5862306a36Sopenharmony_ci tmp = readl_relaxed(base + reg); 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci if (val) 6162306a36Sopenharmony_ci tmp |= BIT(SPRD_GPIO_BIT(offset)); 6262306a36Sopenharmony_ci else 6362306a36Sopenharmony_ci tmp &= ~BIT(SPRD_GPIO_BIT(offset)); 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci writel_relaxed(tmp, base + reg); 6662306a36Sopenharmony_ci spin_unlock_irqrestore(&sprd_gpio->lock, flags); 6762306a36Sopenharmony_ci} 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cistatic int sprd_gpio_read(struct gpio_chip *chip, unsigned int offset, u16 reg) 7062306a36Sopenharmony_ci{ 7162306a36Sopenharmony_ci struct sprd_gpio *sprd_gpio = gpiochip_get_data(chip); 7262306a36Sopenharmony_ci void __iomem *base = sprd_gpio_bank_base(sprd_gpio, 7362306a36Sopenharmony_ci offset / SPRD_GPIO_BANK_NR); 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci return !!(readl_relaxed(base + reg) & BIT(SPRD_GPIO_BIT(offset))); 7662306a36Sopenharmony_ci} 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cistatic int sprd_gpio_request(struct gpio_chip *chip, unsigned int offset) 7962306a36Sopenharmony_ci{ 8062306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_DMSK, 1); 8162306a36Sopenharmony_ci return 0; 8262306a36Sopenharmony_ci} 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic void sprd_gpio_free(struct gpio_chip *chip, unsigned int offset) 8562306a36Sopenharmony_ci{ 8662306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_DMSK, 0); 8762306a36Sopenharmony_ci} 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_cistatic int sprd_gpio_direction_input(struct gpio_chip *chip, 9062306a36Sopenharmony_ci unsigned int offset) 9162306a36Sopenharmony_ci{ 9262306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_DIR, 0); 9362306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_INEN, 1); 9462306a36Sopenharmony_ci return 0; 9562306a36Sopenharmony_ci} 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_cistatic int sprd_gpio_direction_output(struct gpio_chip *chip, 9862306a36Sopenharmony_ci unsigned int offset, int value) 9962306a36Sopenharmony_ci{ 10062306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_DIR, 1); 10162306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_INEN, 0); 10262306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_DATA, value); 10362306a36Sopenharmony_ci return 0; 10462306a36Sopenharmony_ci} 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic int sprd_gpio_get(struct gpio_chip *chip, unsigned int offset) 10762306a36Sopenharmony_ci{ 10862306a36Sopenharmony_ci return sprd_gpio_read(chip, offset, SPRD_GPIO_DATA); 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic void sprd_gpio_set(struct gpio_chip *chip, unsigned int offset, 11262306a36Sopenharmony_ci int value) 11362306a36Sopenharmony_ci{ 11462306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_DATA, value); 11562306a36Sopenharmony_ci} 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic void sprd_gpio_irq_mask(struct irq_data *data) 11862306a36Sopenharmony_ci{ 11962306a36Sopenharmony_ci struct gpio_chip *chip = irq_data_get_irq_chip_data(data); 12062306a36Sopenharmony_ci u32 offset = irqd_to_hwirq(data); 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IE, 0); 12362306a36Sopenharmony_ci gpiochip_disable_irq(chip, offset); 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic void sprd_gpio_irq_ack(struct irq_data *data) 12762306a36Sopenharmony_ci{ 12862306a36Sopenharmony_ci struct gpio_chip *chip = irq_data_get_irq_chip_data(data); 12962306a36Sopenharmony_ci u32 offset = irqd_to_hwirq(data); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IC, 1); 13262306a36Sopenharmony_ci} 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic void sprd_gpio_irq_unmask(struct irq_data *data) 13562306a36Sopenharmony_ci{ 13662306a36Sopenharmony_ci struct gpio_chip *chip = irq_data_get_irq_chip_data(data); 13762306a36Sopenharmony_ci u32 offset = irqd_to_hwirq(data); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IE, 1); 14062306a36Sopenharmony_ci gpiochip_enable_irq(chip, offset); 14162306a36Sopenharmony_ci} 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic int sprd_gpio_irq_set_type(struct irq_data *data, 14462306a36Sopenharmony_ci unsigned int flow_type) 14562306a36Sopenharmony_ci{ 14662306a36Sopenharmony_ci struct gpio_chip *chip = irq_data_get_irq_chip_data(data); 14762306a36Sopenharmony_ci u32 offset = irqd_to_hwirq(data); 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci switch (flow_type) { 15062306a36Sopenharmony_ci case IRQ_TYPE_EDGE_RISING: 15162306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IS, 0); 15262306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IBE, 0); 15362306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IEV, 1); 15462306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IC, 1); 15562306a36Sopenharmony_ci irq_set_handler_locked(data, handle_edge_irq); 15662306a36Sopenharmony_ci break; 15762306a36Sopenharmony_ci case IRQ_TYPE_EDGE_FALLING: 15862306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IS, 0); 15962306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IBE, 0); 16062306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IEV, 0); 16162306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IC, 1); 16262306a36Sopenharmony_ci irq_set_handler_locked(data, handle_edge_irq); 16362306a36Sopenharmony_ci break; 16462306a36Sopenharmony_ci case IRQ_TYPE_EDGE_BOTH: 16562306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IS, 0); 16662306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IBE, 1); 16762306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IC, 1); 16862306a36Sopenharmony_ci irq_set_handler_locked(data, handle_edge_irq); 16962306a36Sopenharmony_ci break; 17062306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_HIGH: 17162306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IS, 1); 17262306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IBE, 0); 17362306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IEV, 1); 17462306a36Sopenharmony_ci irq_set_handler_locked(data, handle_level_irq); 17562306a36Sopenharmony_ci break; 17662306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_LOW: 17762306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IS, 1); 17862306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IBE, 0); 17962306a36Sopenharmony_ci sprd_gpio_update(chip, offset, SPRD_GPIO_IEV, 0); 18062306a36Sopenharmony_ci irq_set_handler_locked(data, handle_level_irq); 18162306a36Sopenharmony_ci break; 18262306a36Sopenharmony_ci default: 18362306a36Sopenharmony_ci return -EINVAL; 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci return 0; 18762306a36Sopenharmony_ci} 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic void sprd_gpio_irq_handler(struct irq_desc *desc) 19062306a36Sopenharmony_ci{ 19162306a36Sopenharmony_ci struct gpio_chip *chip = irq_desc_get_handler_data(desc); 19262306a36Sopenharmony_ci struct irq_chip *ic = irq_desc_get_chip(desc); 19362306a36Sopenharmony_ci struct sprd_gpio *sprd_gpio = gpiochip_get_data(chip); 19462306a36Sopenharmony_ci u32 bank, n; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci chained_irq_enter(ic, desc); 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci for (bank = 0; bank * SPRD_GPIO_BANK_NR < chip->ngpio; bank++) { 19962306a36Sopenharmony_ci void __iomem *base = sprd_gpio_bank_base(sprd_gpio, bank); 20062306a36Sopenharmony_ci unsigned long reg = readl_relaxed(base + SPRD_GPIO_MIS) & 20162306a36Sopenharmony_ci SPRD_GPIO_BANK_MASK; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci for_each_set_bit(n, ®, SPRD_GPIO_BANK_NR) 20462306a36Sopenharmony_ci generic_handle_domain_irq(chip->irq.domain, 20562306a36Sopenharmony_ci bank * SPRD_GPIO_BANK_NR + n); 20662306a36Sopenharmony_ci } 20762306a36Sopenharmony_ci chained_irq_exit(ic, desc); 20862306a36Sopenharmony_ci} 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_cistatic const struct irq_chip sprd_gpio_irqchip = { 21162306a36Sopenharmony_ci .name = "sprd-gpio", 21262306a36Sopenharmony_ci .irq_ack = sprd_gpio_irq_ack, 21362306a36Sopenharmony_ci .irq_mask = sprd_gpio_irq_mask, 21462306a36Sopenharmony_ci .irq_unmask = sprd_gpio_irq_unmask, 21562306a36Sopenharmony_ci .irq_set_type = sprd_gpio_irq_set_type, 21662306a36Sopenharmony_ci .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_IMMUTABLE, 21762306a36Sopenharmony_ci GPIOCHIP_IRQ_RESOURCE_HELPERS, 21862306a36Sopenharmony_ci}; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic int sprd_gpio_probe(struct platform_device *pdev) 22162306a36Sopenharmony_ci{ 22262306a36Sopenharmony_ci struct gpio_irq_chip *irq; 22362306a36Sopenharmony_ci struct sprd_gpio *sprd_gpio; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci sprd_gpio = devm_kzalloc(&pdev->dev, sizeof(*sprd_gpio), GFP_KERNEL); 22662306a36Sopenharmony_ci if (!sprd_gpio) 22762306a36Sopenharmony_ci return -ENOMEM; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci sprd_gpio->irq = platform_get_irq(pdev, 0); 23062306a36Sopenharmony_ci if (sprd_gpio->irq < 0) 23162306a36Sopenharmony_ci return sprd_gpio->irq; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci sprd_gpio->base = devm_platform_ioremap_resource(pdev, 0); 23462306a36Sopenharmony_ci if (IS_ERR(sprd_gpio->base)) 23562306a36Sopenharmony_ci return PTR_ERR(sprd_gpio->base); 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci spin_lock_init(&sprd_gpio->lock); 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci sprd_gpio->chip.label = dev_name(&pdev->dev); 24062306a36Sopenharmony_ci sprd_gpio->chip.ngpio = SPRD_GPIO_NR; 24162306a36Sopenharmony_ci sprd_gpio->chip.base = -1; 24262306a36Sopenharmony_ci sprd_gpio->chip.parent = &pdev->dev; 24362306a36Sopenharmony_ci sprd_gpio->chip.request = sprd_gpio_request; 24462306a36Sopenharmony_ci sprd_gpio->chip.free = sprd_gpio_free; 24562306a36Sopenharmony_ci sprd_gpio->chip.get = sprd_gpio_get; 24662306a36Sopenharmony_ci sprd_gpio->chip.set = sprd_gpio_set; 24762306a36Sopenharmony_ci sprd_gpio->chip.direction_input = sprd_gpio_direction_input; 24862306a36Sopenharmony_ci sprd_gpio->chip.direction_output = sprd_gpio_direction_output; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci irq = &sprd_gpio->chip.irq; 25162306a36Sopenharmony_ci gpio_irq_chip_set_chip(irq, &sprd_gpio_irqchip); 25262306a36Sopenharmony_ci irq->handler = handle_bad_irq; 25362306a36Sopenharmony_ci irq->default_type = IRQ_TYPE_NONE; 25462306a36Sopenharmony_ci irq->parent_handler = sprd_gpio_irq_handler; 25562306a36Sopenharmony_ci irq->parent_handler_data = sprd_gpio; 25662306a36Sopenharmony_ci irq->num_parents = 1; 25762306a36Sopenharmony_ci irq->parents = &sprd_gpio->irq; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci return devm_gpiochip_add_data(&pdev->dev, &sprd_gpio->chip, sprd_gpio); 26062306a36Sopenharmony_ci} 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_cistatic const struct of_device_id sprd_gpio_of_match[] = { 26362306a36Sopenharmony_ci { .compatible = "sprd,sc9860-gpio", }, 26462306a36Sopenharmony_ci { /* end of list */ } 26562306a36Sopenharmony_ci}; 26662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, sprd_gpio_of_match); 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_cistatic struct platform_driver sprd_gpio_driver = { 26962306a36Sopenharmony_ci .probe = sprd_gpio_probe, 27062306a36Sopenharmony_ci .driver = { 27162306a36Sopenharmony_ci .name = "sprd-gpio", 27262306a36Sopenharmony_ci .of_match_table = sprd_gpio_of_match, 27362306a36Sopenharmony_ci }, 27462306a36Sopenharmony_ci}; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_cimodule_platform_driver_probe(sprd_gpio_driver, sprd_gpio_probe); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ciMODULE_DESCRIPTION("Spreadtrum GPIO driver"); 27962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 280