162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * SPEAr platform SPI chipselect abstraction over gpiolib 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2012 ST Microelectronics 662306a36Sopenharmony_ci * Shiraz Hashim <shiraz.linux.kernel@gmail.com> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/err.h> 1062306a36Sopenharmony_ci#include <linux/gpio/driver.h> 1162306a36Sopenharmony_ci#include <linux/io.h> 1262306a36Sopenharmony_ci#include <linux/init.h> 1362306a36Sopenharmony_ci#include <linux/of.h> 1462306a36Sopenharmony_ci#include <linux/platform_device.h> 1562306a36Sopenharmony_ci#include <linux/types.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci/* maximum chipselects */ 1862306a36Sopenharmony_ci#define NUM_OF_GPIO 4 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci/* 2162306a36Sopenharmony_ci * Provision is available on some SPEAr SoCs to control ARM PL022 spi cs 2262306a36Sopenharmony_ci * through system registers. This register lies outside spi (pl022) 2362306a36Sopenharmony_ci * address space into system registers. 2462306a36Sopenharmony_ci * 2562306a36Sopenharmony_ci * It provides control for spi chip select lines so that any chipselect 2662306a36Sopenharmony_ci * (out of 4 possible chipselects in pl022) can be made low to select 2762306a36Sopenharmony_ci * the particular slave. 2862306a36Sopenharmony_ci */ 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci/** 3162306a36Sopenharmony_ci * struct spear_spics - represents spi chip select control 3262306a36Sopenharmony_ci * @base: base address 3362306a36Sopenharmony_ci * @perip_cfg: configuration register 3462306a36Sopenharmony_ci * @sw_enable_bit: bit to enable s/w control over chipselects 3562306a36Sopenharmony_ci * @cs_value_bit: bit to program high or low chipselect 3662306a36Sopenharmony_ci * @cs_enable_mask: mask to select bits required to select chipselect 3762306a36Sopenharmony_ci * @cs_enable_shift: bit pos of cs_enable_mask 3862306a36Sopenharmony_ci * @use_count: use count of a spi controller cs lines 3962306a36Sopenharmony_ci * @last_off: stores last offset caller of set_value() 4062306a36Sopenharmony_ci * @chip: gpio_chip abstraction 4162306a36Sopenharmony_ci */ 4262306a36Sopenharmony_cistruct spear_spics { 4362306a36Sopenharmony_ci void __iomem *base; 4462306a36Sopenharmony_ci u32 perip_cfg; 4562306a36Sopenharmony_ci u32 sw_enable_bit; 4662306a36Sopenharmony_ci u32 cs_value_bit; 4762306a36Sopenharmony_ci u32 cs_enable_mask; 4862306a36Sopenharmony_ci u32 cs_enable_shift; 4962306a36Sopenharmony_ci unsigned long use_count; 5062306a36Sopenharmony_ci int last_off; 5162306a36Sopenharmony_ci struct gpio_chip chip; 5262306a36Sopenharmony_ci}; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci/* gpio framework specific routines */ 5562306a36Sopenharmony_cistatic int spics_get_value(struct gpio_chip *chip, unsigned offset) 5662306a36Sopenharmony_ci{ 5762306a36Sopenharmony_ci return -ENXIO; 5862306a36Sopenharmony_ci} 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistatic void spics_set_value(struct gpio_chip *chip, unsigned offset, int value) 6162306a36Sopenharmony_ci{ 6262306a36Sopenharmony_ci struct spear_spics *spics = gpiochip_get_data(chip); 6362306a36Sopenharmony_ci u32 tmp; 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci /* select chip select from register */ 6662306a36Sopenharmony_ci tmp = readl_relaxed(spics->base + spics->perip_cfg); 6762306a36Sopenharmony_ci if (spics->last_off != offset) { 6862306a36Sopenharmony_ci spics->last_off = offset; 6962306a36Sopenharmony_ci tmp &= ~(spics->cs_enable_mask << spics->cs_enable_shift); 7062306a36Sopenharmony_ci tmp |= offset << spics->cs_enable_shift; 7162306a36Sopenharmony_ci } 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci /* toggle chip select line */ 7462306a36Sopenharmony_ci tmp &= ~(0x1 << spics->cs_value_bit); 7562306a36Sopenharmony_ci tmp |= value << spics->cs_value_bit; 7662306a36Sopenharmony_ci writel_relaxed(tmp, spics->base + spics->perip_cfg); 7762306a36Sopenharmony_ci} 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_cistatic int spics_direction_input(struct gpio_chip *chip, unsigned offset) 8062306a36Sopenharmony_ci{ 8162306a36Sopenharmony_ci return -ENXIO; 8262306a36Sopenharmony_ci} 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic int spics_direction_output(struct gpio_chip *chip, unsigned offset, 8562306a36Sopenharmony_ci int value) 8662306a36Sopenharmony_ci{ 8762306a36Sopenharmony_ci spics_set_value(chip, offset, value); 8862306a36Sopenharmony_ci return 0; 8962306a36Sopenharmony_ci} 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_cistatic int spics_request(struct gpio_chip *chip, unsigned offset) 9262306a36Sopenharmony_ci{ 9362306a36Sopenharmony_ci struct spear_spics *spics = gpiochip_get_data(chip); 9462306a36Sopenharmony_ci u32 tmp; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci if (!spics->use_count++) { 9762306a36Sopenharmony_ci tmp = readl_relaxed(spics->base + spics->perip_cfg); 9862306a36Sopenharmony_ci tmp |= 0x1 << spics->sw_enable_bit; 9962306a36Sopenharmony_ci tmp |= 0x1 << spics->cs_value_bit; 10062306a36Sopenharmony_ci writel_relaxed(tmp, spics->base + spics->perip_cfg); 10162306a36Sopenharmony_ci } 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci return 0; 10462306a36Sopenharmony_ci} 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic void spics_free(struct gpio_chip *chip, unsigned offset) 10762306a36Sopenharmony_ci{ 10862306a36Sopenharmony_ci struct spear_spics *spics = gpiochip_get_data(chip); 10962306a36Sopenharmony_ci u32 tmp; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci if (!--spics->use_count) { 11262306a36Sopenharmony_ci tmp = readl_relaxed(spics->base + spics->perip_cfg); 11362306a36Sopenharmony_ci tmp &= ~(0x1 << spics->sw_enable_bit); 11462306a36Sopenharmony_ci writel_relaxed(tmp, spics->base + spics->perip_cfg); 11562306a36Sopenharmony_ci } 11662306a36Sopenharmony_ci} 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic int spics_gpio_probe(struct platform_device *pdev) 11962306a36Sopenharmony_ci{ 12062306a36Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 12162306a36Sopenharmony_ci struct spear_spics *spics; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci spics = devm_kzalloc(&pdev->dev, sizeof(*spics), GFP_KERNEL); 12462306a36Sopenharmony_ci if (!spics) 12562306a36Sopenharmony_ci return -ENOMEM; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci spics->base = devm_platform_ioremap_resource(pdev, 0); 12862306a36Sopenharmony_ci if (IS_ERR(spics->base)) 12962306a36Sopenharmony_ci return PTR_ERR(spics->base); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci if (of_property_read_u32(np, "st-spics,peripcfg-reg", 13262306a36Sopenharmony_ci &spics->perip_cfg)) 13362306a36Sopenharmony_ci goto err_dt_data; 13462306a36Sopenharmony_ci if (of_property_read_u32(np, "st-spics,sw-enable-bit", 13562306a36Sopenharmony_ci &spics->sw_enable_bit)) 13662306a36Sopenharmony_ci goto err_dt_data; 13762306a36Sopenharmony_ci if (of_property_read_u32(np, "st-spics,cs-value-bit", 13862306a36Sopenharmony_ci &spics->cs_value_bit)) 13962306a36Sopenharmony_ci goto err_dt_data; 14062306a36Sopenharmony_ci if (of_property_read_u32(np, "st-spics,cs-enable-mask", 14162306a36Sopenharmony_ci &spics->cs_enable_mask)) 14262306a36Sopenharmony_ci goto err_dt_data; 14362306a36Sopenharmony_ci if (of_property_read_u32(np, "st-spics,cs-enable-shift", 14462306a36Sopenharmony_ci &spics->cs_enable_shift)) 14562306a36Sopenharmony_ci goto err_dt_data; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci spics->chip.ngpio = NUM_OF_GPIO; 14862306a36Sopenharmony_ci spics->chip.base = -1; 14962306a36Sopenharmony_ci spics->chip.request = spics_request; 15062306a36Sopenharmony_ci spics->chip.free = spics_free; 15162306a36Sopenharmony_ci spics->chip.direction_input = spics_direction_input; 15262306a36Sopenharmony_ci spics->chip.direction_output = spics_direction_output; 15362306a36Sopenharmony_ci spics->chip.get = spics_get_value; 15462306a36Sopenharmony_ci spics->chip.set = spics_set_value; 15562306a36Sopenharmony_ci spics->chip.label = dev_name(&pdev->dev); 15662306a36Sopenharmony_ci spics->chip.parent = &pdev->dev; 15762306a36Sopenharmony_ci spics->chip.owner = THIS_MODULE; 15862306a36Sopenharmony_ci spics->last_off = -1; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci return devm_gpiochip_add_data(&pdev->dev, &spics->chip, spics); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_cierr_dt_data: 16362306a36Sopenharmony_ci dev_err(&pdev->dev, "DT probe failed\n"); 16462306a36Sopenharmony_ci return -EINVAL; 16562306a36Sopenharmony_ci} 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_cistatic const struct of_device_id spics_gpio_of_match[] = { 16862306a36Sopenharmony_ci { .compatible = "st,spear-spics-gpio" }, 16962306a36Sopenharmony_ci {} 17062306a36Sopenharmony_ci}; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_cistatic struct platform_driver spics_gpio_driver = { 17362306a36Sopenharmony_ci .probe = spics_gpio_probe, 17462306a36Sopenharmony_ci .driver = { 17562306a36Sopenharmony_ci .name = "spear-spics-gpio", 17662306a36Sopenharmony_ci .of_match_table = spics_gpio_of_match, 17762306a36Sopenharmony_ci }, 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic int __init spics_gpio_init(void) 18162306a36Sopenharmony_ci{ 18262306a36Sopenharmony_ci return platform_driver_register(&spics_gpio_driver); 18362306a36Sopenharmony_ci} 18462306a36Sopenharmony_cisubsys_initcall(spics_gpio_init); 185