162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * GPIO interface for Intel Sodaville SoCs. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2010, 2011 Intel Corporation 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Author: Hans J. Koch <hjk@linutronix.de> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <linux/errno.h> 1162306a36Sopenharmony_ci#include <linux/gpio/driver.h> 1262306a36Sopenharmony_ci#include <linux/init.h> 1362306a36Sopenharmony_ci#include <linux/interrupt.h> 1462306a36Sopenharmony_ci#include <linux/io.h> 1562306a36Sopenharmony_ci#include <linux/irq.h> 1662306a36Sopenharmony_ci#include <linux/kernel.h> 1762306a36Sopenharmony_ci#include <linux/of_irq.h> 1862306a36Sopenharmony_ci#include <linux/pci.h> 1962306a36Sopenharmony_ci#include <linux/platform_device.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define DRV_NAME "sdv_gpio" 2262306a36Sopenharmony_ci#define SDV_NUM_PUB_GPIOS 12 2362306a36Sopenharmony_ci#define PCI_DEVICE_ID_SDV_GPIO 0x2e67 2462306a36Sopenharmony_ci#define GPIO_BAR 0 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define GPOUTR 0x00 2762306a36Sopenharmony_ci#define GPOER 0x04 2862306a36Sopenharmony_ci#define GPINR 0x08 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#define GPSTR 0x0c 3162306a36Sopenharmony_ci#define GPIT1R0 0x10 3262306a36Sopenharmony_ci#define GPIO_INT 0x14 3362306a36Sopenharmony_ci#define GPIT1R1 0x18 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define GPMUXCTL 0x1c 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistruct sdv_gpio_chip_data { 3862306a36Sopenharmony_ci int irq_base; 3962306a36Sopenharmony_ci void __iomem *gpio_pub_base; 4062306a36Sopenharmony_ci struct irq_domain *id; 4162306a36Sopenharmony_ci struct irq_chip_generic *gc; 4262306a36Sopenharmony_ci struct gpio_chip chip; 4362306a36Sopenharmony_ci}; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistatic int sdv_gpio_pub_set_type(struct irq_data *d, unsigned int type) 4662306a36Sopenharmony_ci{ 4762306a36Sopenharmony_ci struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); 4862306a36Sopenharmony_ci struct sdv_gpio_chip_data *sd = gc->private; 4962306a36Sopenharmony_ci void __iomem *type_reg; 5062306a36Sopenharmony_ci u32 reg; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci if (d->hwirq < 8) 5362306a36Sopenharmony_ci type_reg = sd->gpio_pub_base + GPIT1R0; 5462306a36Sopenharmony_ci else 5562306a36Sopenharmony_ci type_reg = sd->gpio_pub_base + GPIT1R1; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci reg = readl(type_reg); 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci switch (type) { 6062306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_HIGH: 6162306a36Sopenharmony_ci reg &= ~BIT(4 * (d->hwirq % 8)); 6262306a36Sopenharmony_ci break; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_LOW: 6562306a36Sopenharmony_ci reg |= BIT(4 * (d->hwirq % 8)); 6662306a36Sopenharmony_ci break; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci default: 6962306a36Sopenharmony_ci return -EINVAL; 7062306a36Sopenharmony_ci } 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci writel(reg, type_reg); 7362306a36Sopenharmony_ci return 0; 7462306a36Sopenharmony_ci} 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_cistatic irqreturn_t sdv_gpio_pub_irq_handler(int irq, void *data) 7762306a36Sopenharmony_ci{ 7862306a36Sopenharmony_ci struct sdv_gpio_chip_data *sd = data; 7962306a36Sopenharmony_ci unsigned long irq_stat = readl(sd->gpio_pub_base + GPSTR); 8062306a36Sopenharmony_ci int irq_bit; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci irq_stat &= readl(sd->gpio_pub_base + GPIO_INT); 8362306a36Sopenharmony_ci if (!irq_stat) 8462306a36Sopenharmony_ci return IRQ_NONE; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci for_each_set_bit(irq_bit, &irq_stat, 32) 8762306a36Sopenharmony_ci generic_handle_domain_irq(sd->id, irq_bit); 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci return IRQ_HANDLED; 9062306a36Sopenharmony_ci} 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic int sdv_xlate(struct irq_domain *h, struct device_node *node, 9362306a36Sopenharmony_ci const u32 *intspec, u32 intsize, irq_hw_number_t *out_hwirq, 9462306a36Sopenharmony_ci u32 *out_type) 9562306a36Sopenharmony_ci{ 9662306a36Sopenharmony_ci u32 line, type; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci if (node != irq_domain_get_of_node(h)) 9962306a36Sopenharmony_ci return -EINVAL; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci if (intsize < 2) 10262306a36Sopenharmony_ci return -EINVAL; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci line = *intspec; 10562306a36Sopenharmony_ci *out_hwirq = line; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci intspec++; 10862306a36Sopenharmony_ci type = *intspec; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci switch (type) { 11162306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_LOW: 11262306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_HIGH: 11362306a36Sopenharmony_ci *out_type = type; 11462306a36Sopenharmony_ci break; 11562306a36Sopenharmony_ci default: 11662306a36Sopenharmony_ci return -EINVAL; 11762306a36Sopenharmony_ci } 11862306a36Sopenharmony_ci return 0; 11962306a36Sopenharmony_ci} 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic const struct irq_domain_ops irq_domain_sdv_ops = { 12262306a36Sopenharmony_ci .xlate = sdv_xlate, 12362306a36Sopenharmony_ci}; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic int sdv_register_irqsupport(struct sdv_gpio_chip_data *sd, 12662306a36Sopenharmony_ci struct pci_dev *pdev) 12762306a36Sopenharmony_ci{ 12862306a36Sopenharmony_ci struct irq_chip_type *ct; 12962306a36Sopenharmony_ci int ret; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci sd->irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 13262306a36Sopenharmony_ci SDV_NUM_PUB_GPIOS, -1); 13362306a36Sopenharmony_ci if (sd->irq_base < 0) 13462306a36Sopenharmony_ci return sd->irq_base; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci /* mask + ACK all interrupt sources */ 13762306a36Sopenharmony_ci writel(0, sd->gpio_pub_base + GPIO_INT); 13862306a36Sopenharmony_ci writel((1 << 11) - 1, sd->gpio_pub_base + GPSTR); 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci ret = devm_request_irq(&pdev->dev, pdev->irq, 14162306a36Sopenharmony_ci sdv_gpio_pub_irq_handler, IRQF_SHARED, 14262306a36Sopenharmony_ci "sdv_gpio", sd); 14362306a36Sopenharmony_ci if (ret) 14462306a36Sopenharmony_ci return ret; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci /* 14762306a36Sopenharmony_ci * This gpio irq controller latches level irqs. Testing shows that if 14862306a36Sopenharmony_ci * we unmask & ACK the IRQ before the source of the interrupt is gone 14962306a36Sopenharmony_ci * then the interrupt is active again. 15062306a36Sopenharmony_ci */ 15162306a36Sopenharmony_ci sd->gc = devm_irq_alloc_generic_chip(&pdev->dev, "sdv-gpio", 1, 15262306a36Sopenharmony_ci sd->irq_base, 15362306a36Sopenharmony_ci sd->gpio_pub_base, 15462306a36Sopenharmony_ci handle_fasteoi_irq); 15562306a36Sopenharmony_ci if (!sd->gc) 15662306a36Sopenharmony_ci return -ENOMEM; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci sd->gc->private = sd; 15962306a36Sopenharmony_ci ct = sd->gc->chip_types; 16062306a36Sopenharmony_ci ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW; 16162306a36Sopenharmony_ci ct->regs.eoi = GPSTR; 16262306a36Sopenharmony_ci ct->regs.mask = GPIO_INT; 16362306a36Sopenharmony_ci ct->chip.irq_mask = irq_gc_mask_clr_bit; 16462306a36Sopenharmony_ci ct->chip.irq_unmask = irq_gc_mask_set_bit; 16562306a36Sopenharmony_ci ct->chip.irq_eoi = irq_gc_eoi; 16662306a36Sopenharmony_ci ct->chip.irq_set_type = sdv_gpio_pub_set_type; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci irq_setup_generic_chip(sd->gc, IRQ_MSK(SDV_NUM_PUB_GPIOS), 16962306a36Sopenharmony_ci IRQ_GC_INIT_MASK_CACHE, IRQ_NOREQUEST, 17062306a36Sopenharmony_ci IRQ_LEVEL | IRQ_NOPROBE); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci sd->id = irq_domain_add_legacy(pdev->dev.of_node, SDV_NUM_PUB_GPIOS, 17362306a36Sopenharmony_ci sd->irq_base, 0, &irq_domain_sdv_ops, sd); 17462306a36Sopenharmony_ci if (!sd->id) 17562306a36Sopenharmony_ci return -ENODEV; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci return 0; 17862306a36Sopenharmony_ci} 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistatic int sdv_gpio_probe(struct pci_dev *pdev, 18162306a36Sopenharmony_ci const struct pci_device_id *pci_id) 18262306a36Sopenharmony_ci{ 18362306a36Sopenharmony_ci struct sdv_gpio_chip_data *sd; 18462306a36Sopenharmony_ci int ret; 18562306a36Sopenharmony_ci u32 mux_val; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci sd = devm_kzalloc(&pdev->dev, sizeof(*sd), GFP_KERNEL); 18862306a36Sopenharmony_ci if (!sd) 18962306a36Sopenharmony_ci return -ENOMEM; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci ret = pcim_enable_device(pdev); 19262306a36Sopenharmony_ci if (ret) { 19362306a36Sopenharmony_ci dev_err(&pdev->dev, "can't enable device.\n"); 19462306a36Sopenharmony_ci return ret; 19562306a36Sopenharmony_ci } 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci ret = pcim_iomap_regions(pdev, 1 << GPIO_BAR, DRV_NAME); 19862306a36Sopenharmony_ci if (ret) { 19962306a36Sopenharmony_ci dev_err(&pdev->dev, "can't alloc PCI BAR #%d\n", GPIO_BAR); 20062306a36Sopenharmony_ci return ret; 20162306a36Sopenharmony_ci } 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci sd->gpio_pub_base = pcim_iomap_table(pdev)[GPIO_BAR]; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci ret = of_property_read_u32(pdev->dev.of_node, "intel,muxctl", &mux_val); 20662306a36Sopenharmony_ci if (!ret) 20762306a36Sopenharmony_ci writel(mux_val, sd->gpio_pub_base + GPMUXCTL); 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci ret = bgpio_init(&sd->chip, &pdev->dev, 4, 21062306a36Sopenharmony_ci sd->gpio_pub_base + GPINR, sd->gpio_pub_base + GPOUTR, 21162306a36Sopenharmony_ci NULL, sd->gpio_pub_base + GPOER, NULL, 0); 21262306a36Sopenharmony_ci if (ret) 21362306a36Sopenharmony_ci return ret; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci sd->chip.ngpio = SDV_NUM_PUB_GPIOS; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci ret = devm_gpiochip_add_data(&pdev->dev, &sd->chip, sd); 21862306a36Sopenharmony_ci if (ret < 0) { 21962306a36Sopenharmony_ci dev_err(&pdev->dev, "gpiochip_add() failed.\n"); 22062306a36Sopenharmony_ci return ret; 22162306a36Sopenharmony_ci } 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci ret = sdv_register_irqsupport(sd, pdev); 22462306a36Sopenharmony_ci if (ret) 22562306a36Sopenharmony_ci return ret; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci pci_set_drvdata(pdev, sd); 22862306a36Sopenharmony_ci dev_info(&pdev->dev, "Sodaville GPIO driver registered.\n"); 22962306a36Sopenharmony_ci return 0; 23062306a36Sopenharmony_ci} 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cistatic const struct pci_device_id sdv_gpio_pci_ids[] = { 23362306a36Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_SDV_GPIO) }, 23462306a36Sopenharmony_ci { 0, }, 23562306a36Sopenharmony_ci}; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_cistatic struct pci_driver sdv_gpio_driver = { 23862306a36Sopenharmony_ci .driver = { 23962306a36Sopenharmony_ci .suppress_bind_attrs = true, 24062306a36Sopenharmony_ci }, 24162306a36Sopenharmony_ci .name = DRV_NAME, 24262306a36Sopenharmony_ci .id_table = sdv_gpio_pci_ids, 24362306a36Sopenharmony_ci .probe = sdv_gpio_probe, 24462306a36Sopenharmony_ci}; 24562306a36Sopenharmony_cibuiltin_pci_driver(sdv_gpio_driver); 246