162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2019 SiFive 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/bitops.h> 762306a36Sopenharmony_ci#include <linux/device.h> 862306a36Sopenharmony_ci#include <linux/errno.h> 962306a36Sopenharmony_ci#include <linux/gpio/driver.h> 1062306a36Sopenharmony_ci#include <linux/init.h> 1162306a36Sopenharmony_ci#include <linux/platform_device.h> 1262306a36Sopenharmony_ci#include <linux/property.h> 1362306a36Sopenharmony_ci#include <linux/slab.h> 1462306a36Sopenharmony_ci#include <linux/spinlock.h> 1562306a36Sopenharmony_ci#include <linux/regmap.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#define SIFIVE_GPIO_INPUT_VAL 0x00 1862306a36Sopenharmony_ci#define SIFIVE_GPIO_INPUT_EN 0x04 1962306a36Sopenharmony_ci#define SIFIVE_GPIO_OUTPUT_EN 0x08 2062306a36Sopenharmony_ci#define SIFIVE_GPIO_OUTPUT_VAL 0x0C 2162306a36Sopenharmony_ci#define SIFIVE_GPIO_RISE_IE 0x18 2262306a36Sopenharmony_ci#define SIFIVE_GPIO_RISE_IP 0x1C 2362306a36Sopenharmony_ci#define SIFIVE_GPIO_FALL_IE 0x20 2462306a36Sopenharmony_ci#define SIFIVE_GPIO_FALL_IP 0x24 2562306a36Sopenharmony_ci#define SIFIVE_GPIO_HIGH_IE 0x28 2662306a36Sopenharmony_ci#define SIFIVE_GPIO_HIGH_IP 0x2C 2762306a36Sopenharmony_ci#define SIFIVE_GPIO_LOW_IE 0x30 2862306a36Sopenharmony_ci#define SIFIVE_GPIO_LOW_IP 0x34 2962306a36Sopenharmony_ci#define SIFIVE_GPIO_OUTPUT_XOR 0x40 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define SIFIVE_GPIO_MAX 32 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistruct sifive_gpio { 3462306a36Sopenharmony_ci void __iomem *base; 3562306a36Sopenharmony_ci struct gpio_chip gc; 3662306a36Sopenharmony_ci struct regmap *regs; 3762306a36Sopenharmony_ci unsigned long irq_state; 3862306a36Sopenharmony_ci unsigned int trigger[SIFIVE_GPIO_MAX]; 3962306a36Sopenharmony_ci unsigned int irq_number[SIFIVE_GPIO_MAX]; 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistatic void sifive_gpio_set_ie(struct sifive_gpio *chip, unsigned int offset) 4362306a36Sopenharmony_ci{ 4462306a36Sopenharmony_ci unsigned long flags; 4562306a36Sopenharmony_ci unsigned int trigger; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci raw_spin_lock_irqsave(&chip->gc.bgpio_lock, flags); 4862306a36Sopenharmony_ci trigger = (chip->irq_state & BIT(offset)) ? chip->trigger[offset] : 0; 4962306a36Sopenharmony_ci regmap_update_bits(chip->regs, SIFIVE_GPIO_RISE_IE, BIT(offset), 5062306a36Sopenharmony_ci (trigger & IRQ_TYPE_EDGE_RISING) ? BIT(offset) : 0); 5162306a36Sopenharmony_ci regmap_update_bits(chip->regs, SIFIVE_GPIO_FALL_IE, BIT(offset), 5262306a36Sopenharmony_ci (trigger & IRQ_TYPE_EDGE_FALLING) ? BIT(offset) : 0); 5362306a36Sopenharmony_ci regmap_update_bits(chip->regs, SIFIVE_GPIO_HIGH_IE, BIT(offset), 5462306a36Sopenharmony_ci (trigger & IRQ_TYPE_LEVEL_HIGH) ? BIT(offset) : 0); 5562306a36Sopenharmony_ci regmap_update_bits(chip->regs, SIFIVE_GPIO_LOW_IE, BIT(offset), 5662306a36Sopenharmony_ci (trigger & IRQ_TYPE_LEVEL_LOW) ? BIT(offset) : 0); 5762306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&chip->gc.bgpio_lock, flags); 5862306a36Sopenharmony_ci} 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistatic int sifive_gpio_irq_set_type(struct irq_data *d, unsigned int trigger) 6162306a36Sopenharmony_ci{ 6262306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 6362306a36Sopenharmony_ci struct sifive_gpio *chip = gpiochip_get_data(gc); 6462306a36Sopenharmony_ci int offset = irqd_to_hwirq(d); 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci if (offset < 0 || offset >= gc->ngpio) 6762306a36Sopenharmony_ci return -EINVAL; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci chip->trigger[offset] = trigger; 7062306a36Sopenharmony_ci sifive_gpio_set_ie(chip, offset); 7162306a36Sopenharmony_ci return 0; 7262306a36Sopenharmony_ci} 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic void sifive_gpio_irq_enable(struct irq_data *d) 7562306a36Sopenharmony_ci{ 7662306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 7762306a36Sopenharmony_ci struct sifive_gpio *chip = gpiochip_get_data(gc); 7862306a36Sopenharmony_ci irq_hw_number_t hwirq = irqd_to_hwirq(d); 7962306a36Sopenharmony_ci int offset = hwirq % SIFIVE_GPIO_MAX; 8062306a36Sopenharmony_ci u32 bit = BIT(offset); 8162306a36Sopenharmony_ci unsigned long flags; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci gpiochip_enable_irq(gc, hwirq); 8462306a36Sopenharmony_ci irq_chip_enable_parent(d); 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci /* Switch to input */ 8762306a36Sopenharmony_ci gc->direction_input(gc, offset); 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci raw_spin_lock_irqsave(&gc->bgpio_lock, flags); 9062306a36Sopenharmony_ci /* Clear any sticky pending interrupts */ 9162306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_RISE_IP, bit); 9262306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_FALL_IP, bit); 9362306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_HIGH_IP, bit); 9462306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_LOW_IP, bit); 9562306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags); 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci /* Enable interrupts */ 9862306a36Sopenharmony_ci assign_bit(offset, &chip->irq_state, 1); 9962306a36Sopenharmony_ci sifive_gpio_set_ie(chip, offset); 10062306a36Sopenharmony_ci} 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic void sifive_gpio_irq_disable(struct irq_data *d) 10362306a36Sopenharmony_ci{ 10462306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 10562306a36Sopenharmony_ci struct sifive_gpio *chip = gpiochip_get_data(gc); 10662306a36Sopenharmony_ci irq_hw_number_t hwirq = irqd_to_hwirq(d); 10762306a36Sopenharmony_ci int offset = hwirq % SIFIVE_GPIO_MAX; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci assign_bit(offset, &chip->irq_state, 0); 11062306a36Sopenharmony_ci sifive_gpio_set_ie(chip, offset); 11162306a36Sopenharmony_ci irq_chip_disable_parent(d); 11262306a36Sopenharmony_ci gpiochip_disable_irq(gc, hwirq); 11362306a36Sopenharmony_ci} 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_cistatic void sifive_gpio_irq_eoi(struct irq_data *d) 11662306a36Sopenharmony_ci{ 11762306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 11862306a36Sopenharmony_ci struct sifive_gpio *chip = gpiochip_get_data(gc); 11962306a36Sopenharmony_ci int offset = irqd_to_hwirq(d) % SIFIVE_GPIO_MAX; 12062306a36Sopenharmony_ci u32 bit = BIT(offset); 12162306a36Sopenharmony_ci unsigned long flags; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci raw_spin_lock_irqsave(&gc->bgpio_lock, flags); 12462306a36Sopenharmony_ci /* Clear all pending interrupts */ 12562306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_RISE_IP, bit); 12662306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_FALL_IP, bit); 12762306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_HIGH_IP, bit); 12862306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_LOW_IP, bit); 12962306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&gc->bgpio_lock, flags); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci irq_chip_eoi_parent(d); 13262306a36Sopenharmony_ci} 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic int sifive_gpio_irq_set_affinity(struct irq_data *data, 13562306a36Sopenharmony_ci const struct cpumask *dest, 13662306a36Sopenharmony_ci bool force) 13762306a36Sopenharmony_ci{ 13862306a36Sopenharmony_ci if (data->parent_data) 13962306a36Sopenharmony_ci return irq_chip_set_affinity_parent(data, dest, force); 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci return -EINVAL; 14262306a36Sopenharmony_ci} 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic const struct irq_chip sifive_gpio_irqchip = { 14562306a36Sopenharmony_ci .name = "sifive-gpio", 14662306a36Sopenharmony_ci .irq_set_type = sifive_gpio_irq_set_type, 14762306a36Sopenharmony_ci .irq_mask = irq_chip_mask_parent, 14862306a36Sopenharmony_ci .irq_unmask = irq_chip_unmask_parent, 14962306a36Sopenharmony_ci .irq_enable = sifive_gpio_irq_enable, 15062306a36Sopenharmony_ci .irq_disable = sifive_gpio_irq_disable, 15162306a36Sopenharmony_ci .irq_eoi = sifive_gpio_irq_eoi, 15262306a36Sopenharmony_ci .irq_set_affinity = sifive_gpio_irq_set_affinity, 15362306a36Sopenharmony_ci .irq_set_wake = irq_chip_set_wake_parent, 15462306a36Sopenharmony_ci .flags = IRQCHIP_IMMUTABLE, 15562306a36Sopenharmony_ci GPIOCHIP_IRQ_RESOURCE_HELPERS, 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic int sifive_gpio_child_to_parent_hwirq(struct gpio_chip *gc, 15962306a36Sopenharmony_ci unsigned int child, 16062306a36Sopenharmony_ci unsigned int child_type, 16162306a36Sopenharmony_ci unsigned int *parent, 16262306a36Sopenharmony_ci unsigned int *parent_type) 16362306a36Sopenharmony_ci{ 16462306a36Sopenharmony_ci struct sifive_gpio *chip = gpiochip_get_data(gc); 16562306a36Sopenharmony_ci struct irq_data *d = irq_get_irq_data(chip->irq_number[child]); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci *parent_type = IRQ_TYPE_NONE; 16862306a36Sopenharmony_ci *parent = irqd_to_hwirq(d); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci return 0; 17162306a36Sopenharmony_ci} 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic const struct regmap_config sifive_gpio_regmap_config = { 17462306a36Sopenharmony_ci .reg_bits = 32, 17562306a36Sopenharmony_ci .reg_stride = 4, 17662306a36Sopenharmony_ci .val_bits = 32, 17762306a36Sopenharmony_ci .fast_io = true, 17862306a36Sopenharmony_ci .disable_locking = true, 17962306a36Sopenharmony_ci}; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_cistatic int sifive_gpio_probe(struct platform_device *pdev) 18262306a36Sopenharmony_ci{ 18362306a36Sopenharmony_ci struct device *dev = &pdev->dev; 18462306a36Sopenharmony_ci struct irq_domain *parent; 18562306a36Sopenharmony_ci struct gpio_irq_chip *girq; 18662306a36Sopenharmony_ci struct sifive_gpio *chip; 18762306a36Sopenharmony_ci int ret, ngpio; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL); 19062306a36Sopenharmony_ci if (!chip) 19162306a36Sopenharmony_ci return -ENOMEM; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci chip->base = devm_platform_ioremap_resource(pdev, 0); 19462306a36Sopenharmony_ci if (IS_ERR(chip->base)) { 19562306a36Sopenharmony_ci dev_err(dev, "failed to allocate device memory\n"); 19662306a36Sopenharmony_ci return PTR_ERR(chip->base); 19762306a36Sopenharmony_ci } 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci chip->regs = devm_regmap_init_mmio(dev, chip->base, 20062306a36Sopenharmony_ci &sifive_gpio_regmap_config); 20162306a36Sopenharmony_ci if (IS_ERR(chip->regs)) 20262306a36Sopenharmony_ci return PTR_ERR(chip->regs); 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci for (ngpio = 0; ngpio < SIFIVE_GPIO_MAX; ngpio++) { 20562306a36Sopenharmony_ci ret = platform_get_irq_optional(pdev, ngpio); 20662306a36Sopenharmony_ci if (ret < 0) 20762306a36Sopenharmony_ci break; 20862306a36Sopenharmony_ci chip->irq_number[ngpio] = ret; 20962306a36Sopenharmony_ci } 21062306a36Sopenharmony_ci if (!ngpio) { 21162306a36Sopenharmony_ci dev_err(dev, "no IRQ found\n"); 21262306a36Sopenharmony_ci return -ENODEV; 21362306a36Sopenharmony_ci } 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci /* 21662306a36Sopenharmony_ci * The check above ensures at least one parent IRQ is valid. 21762306a36Sopenharmony_ci * Assume all parent IRQs belong to the same domain. 21862306a36Sopenharmony_ci */ 21962306a36Sopenharmony_ci parent = irq_get_irq_data(chip->irq_number[0])->domain; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci ret = bgpio_init(&chip->gc, dev, 4, 22262306a36Sopenharmony_ci chip->base + SIFIVE_GPIO_INPUT_VAL, 22362306a36Sopenharmony_ci chip->base + SIFIVE_GPIO_OUTPUT_VAL, 22462306a36Sopenharmony_ci NULL, 22562306a36Sopenharmony_ci chip->base + SIFIVE_GPIO_OUTPUT_EN, 22662306a36Sopenharmony_ci chip->base + SIFIVE_GPIO_INPUT_EN, 22762306a36Sopenharmony_ci BGPIOF_READ_OUTPUT_REG_SET); 22862306a36Sopenharmony_ci if (ret) { 22962306a36Sopenharmony_ci dev_err(dev, "unable to init generic GPIO\n"); 23062306a36Sopenharmony_ci return ret; 23162306a36Sopenharmony_ci } 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci /* Disable all GPIO interrupts before enabling parent interrupts */ 23462306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_RISE_IE, 0); 23562306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_FALL_IE, 0); 23662306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_HIGH_IE, 0); 23762306a36Sopenharmony_ci regmap_write(chip->regs, SIFIVE_GPIO_LOW_IE, 0); 23862306a36Sopenharmony_ci chip->irq_state = 0; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci chip->gc.base = -1; 24162306a36Sopenharmony_ci chip->gc.ngpio = ngpio; 24262306a36Sopenharmony_ci chip->gc.label = dev_name(dev); 24362306a36Sopenharmony_ci chip->gc.parent = dev; 24462306a36Sopenharmony_ci chip->gc.owner = THIS_MODULE; 24562306a36Sopenharmony_ci girq = &chip->gc.irq; 24662306a36Sopenharmony_ci gpio_irq_chip_set_chip(girq, &sifive_gpio_irqchip); 24762306a36Sopenharmony_ci girq->fwnode = dev_fwnode(dev); 24862306a36Sopenharmony_ci girq->parent_domain = parent; 24962306a36Sopenharmony_ci girq->child_to_parent_hwirq = sifive_gpio_child_to_parent_hwirq; 25062306a36Sopenharmony_ci girq->handler = handle_bad_irq; 25162306a36Sopenharmony_ci girq->default_type = IRQ_TYPE_NONE; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci platform_set_drvdata(pdev, chip); 25462306a36Sopenharmony_ci return gpiochip_add_data(&chip->gc, chip); 25562306a36Sopenharmony_ci} 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic const struct of_device_id sifive_gpio_match[] = { 25862306a36Sopenharmony_ci { .compatible = "sifive,gpio0" }, 25962306a36Sopenharmony_ci { .compatible = "sifive,fu540-c000-gpio" }, 26062306a36Sopenharmony_ci { }, 26162306a36Sopenharmony_ci}; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_cistatic struct platform_driver sifive_gpio_driver = { 26462306a36Sopenharmony_ci .probe = sifive_gpio_probe, 26562306a36Sopenharmony_ci .driver = { 26662306a36Sopenharmony_ci .name = "sifive_gpio", 26762306a36Sopenharmony_ci .of_match_table = sifive_gpio_match, 26862306a36Sopenharmony_ci }, 26962306a36Sopenharmony_ci}; 27062306a36Sopenharmony_cimodule_platform_driver(sifive_gpio_driver) 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ciMODULE_AUTHOR("Yash Shah <yash.shah@sifive.com>"); 27362306a36Sopenharmony_ciMODULE_DESCRIPTION("SiFive GPIO driver"); 27462306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 275