162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * linux/arch/arm/mach-sa1100/gpio.c 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Generic SA-1100 GPIO handling 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci#include <linux/gpio/driver.h> 862306a36Sopenharmony_ci#include <linux/init.h> 962306a36Sopenharmony_ci#include <linux/module.h> 1062306a36Sopenharmony_ci#include <linux/io.h> 1162306a36Sopenharmony_ci#include <linux/syscore_ops.h> 1262306a36Sopenharmony_ci#include <soc/sa1100/pwer.h> 1362306a36Sopenharmony_ci#include <mach/hardware.h> 1462306a36Sopenharmony_ci#include <mach/irqs.h> 1562306a36Sopenharmony_ci#include <mach/generic.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_cistruct sa1100_gpio_chip { 1862306a36Sopenharmony_ci struct gpio_chip chip; 1962306a36Sopenharmony_ci void __iomem *membase; 2062306a36Sopenharmony_ci int irqbase; 2162306a36Sopenharmony_ci u32 irqmask; 2262306a36Sopenharmony_ci u32 irqrising; 2362306a36Sopenharmony_ci u32 irqfalling; 2462306a36Sopenharmony_ci u32 irqwake; 2562306a36Sopenharmony_ci}; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define sa1100_gpio_chip(x) container_of(x, struct sa1100_gpio_chip, chip) 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cienum { 3062306a36Sopenharmony_ci R_GPLR = 0x00, 3162306a36Sopenharmony_ci R_GPDR = 0x04, 3262306a36Sopenharmony_ci R_GPSR = 0x08, 3362306a36Sopenharmony_ci R_GPCR = 0x0c, 3462306a36Sopenharmony_ci R_GRER = 0x10, 3562306a36Sopenharmony_ci R_GFER = 0x14, 3662306a36Sopenharmony_ci R_GEDR = 0x18, 3762306a36Sopenharmony_ci R_GAFR = 0x1c, 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic int sa1100_gpio_get(struct gpio_chip *chip, unsigned offset) 4162306a36Sopenharmony_ci{ 4262306a36Sopenharmony_ci return readl_relaxed(sa1100_gpio_chip(chip)->membase + R_GPLR) & 4362306a36Sopenharmony_ci BIT(offset); 4462306a36Sopenharmony_ci} 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic void sa1100_gpio_set(struct gpio_chip *chip, unsigned offset, int value) 4762306a36Sopenharmony_ci{ 4862306a36Sopenharmony_ci int reg = value ? R_GPSR : R_GPCR; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci writel_relaxed(BIT(offset), sa1100_gpio_chip(chip)->membase + reg); 5162306a36Sopenharmony_ci} 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic int sa1100_get_direction(struct gpio_chip *chip, unsigned offset) 5462306a36Sopenharmony_ci{ 5562306a36Sopenharmony_ci void __iomem *gpdr = sa1100_gpio_chip(chip)->membase + R_GPDR; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci if (readl_relaxed(gpdr) & BIT(offset)) 5862306a36Sopenharmony_ci return GPIO_LINE_DIRECTION_OUT; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci return GPIO_LINE_DIRECTION_IN; 6162306a36Sopenharmony_ci} 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_cistatic int sa1100_direction_input(struct gpio_chip *chip, unsigned offset) 6462306a36Sopenharmony_ci{ 6562306a36Sopenharmony_ci void __iomem *gpdr = sa1100_gpio_chip(chip)->membase + R_GPDR; 6662306a36Sopenharmony_ci unsigned long flags; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci local_irq_save(flags); 6962306a36Sopenharmony_ci writel_relaxed(readl_relaxed(gpdr) & ~BIT(offset), gpdr); 7062306a36Sopenharmony_ci local_irq_restore(flags); 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci return 0; 7362306a36Sopenharmony_ci} 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistatic int sa1100_direction_output(struct gpio_chip *chip, unsigned offset, int value) 7662306a36Sopenharmony_ci{ 7762306a36Sopenharmony_ci void __iomem *gpdr = sa1100_gpio_chip(chip)->membase + R_GPDR; 7862306a36Sopenharmony_ci unsigned long flags; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci local_irq_save(flags); 8162306a36Sopenharmony_ci sa1100_gpio_set(chip, offset, value); 8262306a36Sopenharmony_ci writel_relaxed(readl_relaxed(gpdr) | BIT(offset), gpdr); 8362306a36Sopenharmony_ci local_irq_restore(flags); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci return 0; 8662306a36Sopenharmony_ci} 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic int sa1100_to_irq(struct gpio_chip *chip, unsigned offset) 8962306a36Sopenharmony_ci{ 9062306a36Sopenharmony_ci return sa1100_gpio_chip(chip)->irqbase + offset; 9162306a36Sopenharmony_ci} 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic struct sa1100_gpio_chip sa1100_gpio_chip = { 9462306a36Sopenharmony_ci .chip = { 9562306a36Sopenharmony_ci .label = "gpio", 9662306a36Sopenharmony_ci .get_direction = sa1100_get_direction, 9762306a36Sopenharmony_ci .direction_input = sa1100_direction_input, 9862306a36Sopenharmony_ci .direction_output = sa1100_direction_output, 9962306a36Sopenharmony_ci .set = sa1100_gpio_set, 10062306a36Sopenharmony_ci .get = sa1100_gpio_get, 10162306a36Sopenharmony_ci .to_irq = sa1100_to_irq, 10262306a36Sopenharmony_ci .base = 0, 10362306a36Sopenharmony_ci .ngpio = GPIO_MAX + 1, 10462306a36Sopenharmony_ci }, 10562306a36Sopenharmony_ci .membase = (void *)&GPLR, 10662306a36Sopenharmony_ci .irqbase = IRQ_GPIO0, 10762306a36Sopenharmony_ci}; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci/* 11062306a36Sopenharmony_ci * SA1100 GPIO edge detection for IRQs: 11162306a36Sopenharmony_ci * IRQs are generated on Falling-Edge, Rising-Edge, or both. 11262306a36Sopenharmony_ci * Use this instead of directly setting GRER/GFER. 11362306a36Sopenharmony_ci */ 11462306a36Sopenharmony_cistatic void sa1100_update_edge_regs(struct sa1100_gpio_chip *sgc) 11562306a36Sopenharmony_ci{ 11662306a36Sopenharmony_ci void *base = sgc->membase; 11762306a36Sopenharmony_ci u32 grer, gfer; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci grer = sgc->irqrising & sgc->irqmask; 12062306a36Sopenharmony_ci gfer = sgc->irqfalling & sgc->irqmask; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci writel_relaxed(grer, base + R_GRER); 12362306a36Sopenharmony_ci writel_relaxed(gfer, base + R_GFER); 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic int sa1100_gpio_type(struct irq_data *d, unsigned int type) 12762306a36Sopenharmony_ci{ 12862306a36Sopenharmony_ci struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d); 12962306a36Sopenharmony_ci unsigned int mask = BIT(d->hwirq); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci if (type == IRQ_TYPE_PROBE) { 13262306a36Sopenharmony_ci if ((sgc->irqrising | sgc->irqfalling) & mask) 13362306a36Sopenharmony_ci return 0; 13462306a36Sopenharmony_ci type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING; 13562306a36Sopenharmony_ci } 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci if (type & IRQ_TYPE_EDGE_RISING) 13862306a36Sopenharmony_ci sgc->irqrising |= mask; 13962306a36Sopenharmony_ci else 14062306a36Sopenharmony_ci sgc->irqrising &= ~mask; 14162306a36Sopenharmony_ci if (type & IRQ_TYPE_EDGE_FALLING) 14262306a36Sopenharmony_ci sgc->irqfalling |= mask; 14362306a36Sopenharmony_ci else 14462306a36Sopenharmony_ci sgc->irqfalling &= ~mask; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci sa1100_update_edge_regs(sgc); 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci return 0; 14962306a36Sopenharmony_ci} 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci/* 15262306a36Sopenharmony_ci * GPIO IRQs must be acknowledged. 15362306a36Sopenharmony_ci */ 15462306a36Sopenharmony_cistatic void sa1100_gpio_ack(struct irq_data *d) 15562306a36Sopenharmony_ci{ 15662306a36Sopenharmony_ci struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d); 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci writel_relaxed(BIT(d->hwirq), sgc->membase + R_GEDR); 15962306a36Sopenharmony_ci} 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic void sa1100_gpio_mask(struct irq_data *d) 16262306a36Sopenharmony_ci{ 16362306a36Sopenharmony_ci struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d); 16462306a36Sopenharmony_ci unsigned int mask = BIT(d->hwirq); 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci sgc->irqmask &= ~mask; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci sa1100_update_edge_regs(sgc); 16962306a36Sopenharmony_ci} 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_cistatic void sa1100_gpio_unmask(struct irq_data *d) 17262306a36Sopenharmony_ci{ 17362306a36Sopenharmony_ci struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d); 17462306a36Sopenharmony_ci unsigned int mask = BIT(d->hwirq); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci sgc->irqmask |= mask; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci sa1100_update_edge_regs(sgc); 17962306a36Sopenharmony_ci} 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_cistatic int sa1100_gpio_wake(struct irq_data *d, unsigned int on) 18262306a36Sopenharmony_ci{ 18362306a36Sopenharmony_ci struct sa1100_gpio_chip *sgc = irq_data_get_irq_chip_data(d); 18462306a36Sopenharmony_ci int ret = sa11x0_gpio_set_wake(d->hwirq, on); 18562306a36Sopenharmony_ci if (!ret) { 18662306a36Sopenharmony_ci if (on) 18762306a36Sopenharmony_ci sgc->irqwake |= BIT(d->hwirq); 18862306a36Sopenharmony_ci else 18962306a36Sopenharmony_ci sgc->irqwake &= ~BIT(d->hwirq); 19062306a36Sopenharmony_ci } 19162306a36Sopenharmony_ci return ret; 19262306a36Sopenharmony_ci} 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci/* 19562306a36Sopenharmony_ci * This is for GPIO IRQs 19662306a36Sopenharmony_ci */ 19762306a36Sopenharmony_cistatic struct irq_chip sa1100_gpio_irq_chip = { 19862306a36Sopenharmony_ci .name = "GPIO", 19962306a36Sopenharmony_ci .irq_ack = sa1100_gpio_ack, 20062306a36Sopenharmony_ci .irq_mask = sa1100_gpio_mask, 20162306a36Sopenharmony_ci .irq_unmask = sa1100_gpio_unmask, 20262306a36Sopenharmony_ci .irq_set_type = sa1100_gpio_type, 20362306a36Sopenharmony_ci .irq_set_wake = sa1100_gpio_wake, 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic int sa1100_gpio_irqdomain_map(struct irq_domain *d, 20762306a36Sopenharmony_ci unsigned int irq, irq_hw_number_t hwirq) 20862306a36Sopenharmony_ci{ 20962306a36Sopenharmony_ci struct sa1100_gpio_chip *sgc = d->host_data; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci irq_set_chip_data(irq, sgc); 21262306a36Sopenharmony_ci irq_set_chip_and_handler(irq, &sa1100_gpio_irq_chip, handle_edge_irq); 21362306a36Sopenharmony_ci irq_set_probe(irq); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci return 0; 21662306a36Sopenharmony_ci} 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic const struct irq_domain_ops sa1100_gpio_irqdomain_ops = { 21962306a36Sopenharmony_ci .map = sa1100_gpio_irqdomain_map, 22062306a36Sopenharmony_ci .xlate = irq_domain_xlate_onetwocell, 22162306a36Sopenharmony_ci}; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_cistatic struct irq_domain *sa1100_gpio_irqdomain; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci/* 22662306a36Sopenharmony_ci * IRQ 0-11 (GPIO) handler. We enter here with the 22762306a36Sopenharmony_ci * irq_controller_lock held, and IRQs disabled. Decode the IRQ 22862306a36Sopenharmony_ci * and call the handler. 22962306a36Sopenharmony_ci */ 23062306a36Sopenharmony_cistatic void sa1100_gpio_handler(struct irq_desc *desc) 23162306a36Sopenharmony_ci{ 23262306a36Sopenharmony_ci struct sa1100_gpio_chip *sgc = irq_desc_get_handler_data(desc); 23362306a36Sopenharmony_ci unsigned int irq, mask; 23462306a36Sopenharmony_ci void __iomem *gedr = sgc->membase + R_GEDR; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci mask = readl_relaxed(gedr); 23762306a36Sopenharmony_ci do { 23862306a36Sopenharmony_ci /* 23962306a36Sopenharmony_ci * clear down all currently active IRQ sources. 24062306a36Sopenharmony_ci * We will be processing them all. 24162306a36Sopenharmony_ci */ 24262306a36Sopenharmony_ci writel_relaxed(mask, gedr); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci irq = sgc->irqbase; 24562306a36Sopenharmony_ci do { 24662306a36Sopenharmony_ci if (mask & 1) 24762306a36Sopenharmony_ci generic_handle_irq(irq); 24862306a36Sopenharmony_ci mask >>= 1; 24962306a36Sopenharmony_ci irq++; 25062306a36Sopenharmony_ci } while (mask); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci mask = readl_relaxed(gedr); 25362306a36Sopenharmony_ci } while (mask); 25462306a36Sopenharmony_ci} 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_cistatic int sa1100_gpio_suspend(void) 25762306a36Sopenharmony_ci{ 25862306a36Sopenharmony_ci struct sa1100_gpio_chip *sgc = &sa1100_gpio_chip; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci /* 26162306a36Sopenharmony_ci * Set the appropriate edges for wakeup. 26262306a36Sopenharmony_ci */ 26362306a36Sopenharmony_ci writel_relaxed(sgc->irqwake & sgc->irqrising, sgc->membase + R_GRER); 26462306a36Sopenharmony_ci writel_relaxed(sgc->irqwake & sgc->irqfalling, sgc->membase + R_GFER); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci /* 26762306a36Sopenharmony_ci * Clear any pending GPIO interrupts. 26862306a36Sopenharmony_ci */ 26962306a36Sopenharmony_ci writel_relaxed(readl_relaxed(sgc->membase + R_GEDR), 27062306a36Sopenharmony_ci sgc->membase + R_GEDR); 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci return 0; 27362306a36Sopenharmony_ci} 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_cistatic void sa1100_gpio_resume(void) 27662306a36Sopenharmony_ci{ 27762306a36Sopenharmony_ci sa1100_update_edge_regs(&sa1100_gpio_chip); 27862306a36Sopenharmony_ci} 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_cistatic struct syscore_ops sa1100_gpio_syscore_ops = { 28162306a36Sopenharmony_ci .suspend = sa1100_gpio_suspend, 28262306a36Sopenharmony_ci .resume = sa1100_gpio_resume, 28362306a36Sopenharmony_ci}; 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_cistatic int __init sa1100_gpio_init_devicefs(void) 28662306a36Sopenharmony_ci{ 28762306a36Sopenharmony_ci register_syscore_ops(&sa1100_gpio_syscore_ops); 28862306a36Sopenharmony_ci return 0; 28962306a36Sopenharmony_ci} 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_cidevice_initcall(sa1100_gpio_init_devicefs); 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_cistatic const int sa1100_gpio_irqs[] __initconst = { 29462306a36Sopenharmony_ci /* Install handlers for GPIO 0-10 edge detect interrupts */ 29562306a36Sopenharmony_ci IRQ_GPIO0_SC, 29662306a36Sopenharmony_ci IRQ_GPIO1_SC, 29762306a36Sopenharmony_ci IRQ_GPIO2_SC, 29862306a36Sopenharmony_ci IRQ_GPIO3_SC, 29962306a36Sopenharmony_ci IRQ_GPIO4_SC, 30062306a36Sopenharmony_ci IRQ_GPIO5_SC, 30162306a36Sopenharmony_ci IRQ_GPIO6_SC, 30262306a36Sopenharmony_ci IRQ_GPIO7_SC, 30362306a36Sopenharmony_ci IRQ_GPIO8_SC, 30462306a36Sopenharmony_ci IRQ_GPIO9_SC, 30562306a36Sopenharmony_ci IRQ_GPIO10_SC, 30662306a36Sopenharmony_ci /* Install handler for GPIO 11-27 edge detect interrupts */ 30762306a36Sopenharmony_ci IRQ_GPIO11_27, 30862306a36Sopenharmony_ci}; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_civoid __init sa1100_init_gpio(void) 31162306a36Sopenharmony_ci{ 31262306a36Sopenharmony_ci struct sa1100_gpio_chip *sgc = &sa1100_gpio_chip; 31362306a36Sopenharmony_ci int i; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci /* clear all GPIO edge detects */ 31662306a36Sopenharmony_ci writel_relaxed(0, sgc->membase + R_GFER); 31762306a36Sopenharmony_ci writel_relaxed(0, sgc->membase + R_GRER); 31862306a36Sopenharmony_ci writel_relaxed(-1, sgc->membase + R_GEDR); 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci gpiochip_add_data(&sa1100_gpio_chip.chip, NULL); 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci sa1100_gpio_irqdomain = irq_domain_add_simple(NULL, 32362306a36Sopenharmony_ci 28, IRQ_GPIO0, 32462306a36Sopenharmony_ci &sa1100_gpio_irqdomain_ops, sgc); 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(sa1100_gpio_irqs); i++) 32762306a36Sopenharmony_ci irq_set_chained_handler_and_data(sa1100_gpio_irqs[i], 32862306a36Sopenharmony_ci sa1100_gpio_handler, sgc); 32962306a36Sopenharmony_ci} 330