162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Renesas R-Car GPIO Support 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2014 Renesas Electronics Corporation 662306a36Sopenharmony_ci * Copyright (C) 2013 Magnus Damm 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/err.h> 1062306a36Sopenharmony_ci#include <linux/gpio/driver.h> 1162306a36Sopenharmony_ci#include <linux/init.h> 1262306a36Sopenharmony_ci#include <linux/interrupt.h> 1362306a36Sopenharmony_ci#include <linux/io.h> 1462306a36Sopenharmony_ci#include <linux/ioport.h> 1562306a36Sopenharmony_ci#include <linux/irq.h> 1662306a36Sopenharmony_ci#include <linux/module.h> 1762306a36Sopenharmony_ci#include <linux/of.h> 1862306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h> 1962306a36Sopenharmony_ci#include <linux/platform_device.h> 2062306a36Sopenharmony_ci#include <linux/pm_runtime.h> 2162306a36Sopenharmony_ci#include <linux/spinlock.h> 2262306a36Sopenharmony_ci#include <linux/slab.h> 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_cistruct gpio_rcar_bank_info { 2562306a36Sopenharmony_ci u32 iointsel; 2662306a36Sopenharmony_ci u32 inoutsel; 2762306a36Sopenharmony_ci u32 outdt; 2862306a36Sopenharmony_ci u32 posneg; 2962306a36Sopenharmony_ci u32 edglevel; 3062306a36Sopenharmony_ci u32 bothedge; 3162306a36Sopenharmony_ci u32 intmsk; 3262306a36Sopenharmony_ci}; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistruct gpio_rcar_info { 3562306a36Sopenharmony_ci bool has_outdtsel; 3662306a36Sopenharmony_ci bool has_both_edge_trigger; 3762306a36Sopenharmony_ci bool has_always_in; 3862306a36Sopenharmony_ci bool has_inen; 3962306a36Sopenharmony_ci}; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistruct gpio_rcar_priv { 4262306a36Sopenharmony_ci void __iomem *base; 4362306a36Sopenharmony_ci spinlock_t lock; 4462306a36Sopenharmony_ci struct device *dev; 4562306a36Sopenharmony_ci struct gpio_chip gpio_chip; 4662306a36Sopenharmony_ci unsigned int irq_parent; 4762306a36Sopenharmony_ci atomic_t wakeup_path; 4862306a36Sopenharmony_ci struct gpio_rcar_info info; 4962306a36Sopenharmony_ci struct gpio_rcar_bank_info bank_info; 5062306a36Sopenharmony_ci}; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define IOINTSEL 0x00 /* General IO/Interrupt Switching Register */ 5362306a36Sopenharmony_ci#define INOUTSEL 0x04 /* General Input/Output Switching Register */ 5462306a36Sopenharmony_ci#define OUTDT 0x08 /* General Output Register */ 5562306a36Sopenharmony_ci#define INDT 0x0c /* General Input Register */ 5662306a36Sopenharmony_ci#define INTDT 0x10 /* Interrupt Display Register */ 5762306a36Sopenharmony_ci#define INTCLR 0x14 /* Interrupt Clear Register */ 5862306a36Sopenharmony_ci#define INTMSK 0x18 /* Interrupt Mask Register */ 5962306a36Sopenharmony_ci#define MSKCLR 0x1c /* Interrupt Mask Clear Register */ 6062306a36Sopenharmony_ci#define POSNEG 0x20 /* Positive/Negative Logic Select Register */ 6162306a36Sopenharmony_ci#define EDGLEVEL 0x24 /* Edge/level Select Register */ 6262306a36Sopenharmony_ci#define FILONOFF 0x28 /* Chattering Prevention On/Off Register */ 6362306a36Sopenharmony_ci#define OUTDTSEL 0x40 /* Output Data Select Register */ 6462306a36Sopenharmony_ci#define BOTHEDGE 0x4c /* One Edge/Both Edge Select Register */ 6562306a36Sopenharmony_ci#define INEN 0x50 /* General Input Enable Register */ 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci#define RCAR_MAX_GPIO_PER_BANK 32 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cistatic inline u32 gpio_rcar_read(struct gpio_rcar_priv *p, int offs) 7062306a36Sopenharmony_ci{ 7162306a36Sopenharmony_ci return ioread32(p->base + offs); 7262306a36Sopenharmony_ci} 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic inline void gpio_rcar_write(struct gpio_rcar_priv *p, int offs, 7562306a36Sopenharmony_ci u32 value) 7662306a36Sopenharmony_ci{ 7762306a36Sopenharmony_ci iowrite32(value, p->base + offs); 7862306a36Sopenharmony_ci} 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic void gpio_rcar_modify_bit(struct gpio_rcar_priv *p, int offs, 8162306a36Sopenharmony_ci int bit, bool value) 8262306a36Sopenharmony_ci{ 8362306a36Sopenharmony_ci u32 tmp = gpio_rcar_read(p, offs); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci if (value) 8662306a36Sopenharmony_ci tmp |= BIT(bit); 8762306a36Sopenharmony_ci else 8862306a36Sopenharmony_ci tmp &= ~BIT(bit); 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci gpio_rcar_write(p, offs, tmp); 9162306a36Sopenharmony_ci} 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic void gpio_rcar_irq_disable(struct irq_data *d) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 9662306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(gc); 9762306a36Sopenharmony_ci irq_hw_number_t hwirq = irqd_to_hwirq(d); 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci gpio_rcar_write(p, INTMSK, ~BIT(hwirq)); 10062306a36Sopenharmony_ci gpiochip_disable_irq(gc, hwirq); 10162306a36Sopenharmony_ci} 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistatic void gpio_rcar_irq_enable(struct irq_data *d) 10462306a36Sopenharmony_ci{ 10562306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 10662306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(gc); 10762306a36Sopenharmony_ci irq_hw_number_t hwirq = irqd_to_hwirq(d); 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci gpiochip_enable_irq(gc, hwirq); 11062306a36Sopenharmony_ci gpio_rcar_write(p, MSKCLR, BIT(hwirq)); 11162306a36Sopenharmony_ci} 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic void gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv *p, 11462306a36Sopenharmony_ci unsigned int hwirq, 11562306a36Sopenharmony_ci bool active_high_rising_edge, 11662306a36Sopenharmony_ci bool level_trigger, 11762306a36Sopenharmony_ci bool both) 11862306a36Sopenharmony_ci{ 11962306a36Sopenharmony_ci unsigned long flags; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci /* follow steps in the GPIO documentation for 12262306a36Sopenharmony_ci * "Setting Edge-Sensitive Interrupt Input Mode" and 12362306a36Sopenharmony_ci * "Setting Level-Sensitive Interrupt Input Mode" 12462306a36Sopenharmony_ci */ 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci spin_lock_irqsave(&p->lock, flags); 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci /* Configure positive or negative logic in POSNEG */ 12962306a36Sopenharmony_ci gpio_rcar_modify_bit(p, POSNEG, hwirq, !active_high_rising_edge); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci /* Configure edge or level trigger in EDGLEVEL */ 13262306a36Sopenharmony_ci gpio_rcar_modify_bit(p, EDGLEVEL, hwirq, !level_trigger); 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci /* Select one edge or both edges in BOTHEDGE */ 13562306a36Sopenharmony_ci if (p->info.has_both_edge_trigger) 13662306a36Sopenharmony_ci gpio_rcar_modify_bit(p, BOTHEDGE, hwirq, both); 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci /* Select "Interrupt Input Mode" in IOINTSEL */ 13962306a36Sopenharmony_ci gpio_rcar_modify_bit(p, IOINTSEL, hwirq, true); 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci /* Write INTCLR in case of edge trigger */ 14262306a36Sopenharmony_ci if (!level_trigger) 14362306a36Sopenharmony_ci gpio_rcar_write(p, INTCLR, BIT(hwirq)); 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci spin_unlock_irqrestore(&p->lock, flags); 14662306a36Sopenharmony_ci} 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic int gpio_rcar_irq_set_type(struct irq_data *d, unsigned int type) 14962306a36Sopenharmony_ci{ 15062306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 15162306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(gc); 15262306a36Sopenharmony_ci unsigned int hwirq = irqd_to_hwirq(d); 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci dev_dbg(p->dev, "sense irq = %d, type = %d\n", hwirq, type); 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci switch (type & IRQ_TYPE_SENSE_MASK) { 15762306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_HIGH: 15862306a36Sopenharmony_ci gpio_rcar_config_interrupt_input_mode(p, hwirq, true, true, 15962306a36Sopenharmony_ci false); 16062306a36Sopenharmony_ci break; 16162306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_LOW: 16262306a36Sopenharmony_ci gpio_rcar_config_interrupt_input_mode(p, hwirq, false, true, 16362306a36Sopenharmony_ci false); 16462306a36Sopenharmony_ci break; 16562306a36Sopenharmony_ci case IRQ_TYPE_EDGE_RISING: 16662306a36Sopenharmony_ci gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false, 16762306a36Sopenharmony_ci false); 16862306a36Sopenharmony_ci break; 16962306a36Sopenharmony_ci case IRQ_TYPE_EDGE_FALLING: 17062306a36Sopenharmony_ci gpio_rcar_config_interrupt_input_mode(p, hwirq, false, false, 17162306a36Sopenharmony_ci false); 17262306a36Sopenharmony_ci break; 17362306a36Sopenharmony_ci case IRQ_TYPE_EDGE_BOTH: 17462306a36Sopenharmony_ci if (!p->info.has_both_edge_trigger) 17562306a36Sopenharmony_ci return -EINVAL; 17662306a36Sopenharmony_ci gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false, 17762306a36Sopenharmony_ci true); 17862306a36Sopenharmony_ci break; 17962306a36Sopenharmony_ci default: 18062306a36Sopenharmony_ci return -EINVAL; 18162306a36Sopenharmony_ci } 18262306a36Sopenharmony_ci return 0; 18362306a36Sopenharmony_ci} 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_cistatic int gpio_rcar_irq_set_wake(struct irq_data *d, unsigned int on) 18662306a36Sopenharmony_ci{ 18762306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 18862306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(gc); 18962306a36Sopenharmony_ci int error; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci if (p->irq_parent) { 19262306a36Sopenharmony_ci error = irq_set_irq_wake(p->irq_parent, on); 19362306a36Sopenharmony_ci if (error) { 19462306a36Sopenharmony_ci dev_dbg(p->dev, "irq %u doesn't support irq_set_wake\n", 19562306a36Sopenharmony_ci p->irq_parent); 19662306a36Sopenharmony_ci p->irq_parent = 0; 19762306a36Sopenharmony_ci } 19862306a36Sopenharmony_ci } 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci if (on) 20162306a36Sopenharmony_ci atomic_inc(&p->wakeup_path); 20262306a36Sopenharmony_ci else 20362306a36Sopenharmony_ci atomic_dec(&p->wakeup_path); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci return 0; 20662306a36Sopenharmony_ci} 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_cistatic const struct irq_chip gpio_rcar_irq_chip = { 20962306a36Sopenharmony_ci .name = "gpio-rcar", 21062306a36Sopenharmony_ci .irq_mask = gpio_rcar_irq_disable, 21162306a36Sopenharmony_ci .irq_unmask = gpio_rcar_irq_enable, 21262306a36Sopenharmony_ci .irq_set_type = gpio_rcar_irq_set_type, 21362306a36Sopenharmony_ci .irq_set_wake = gpio_rcar_irq_set_wake, 21462306a36Sopenharmony_ci .flags = IRQCHIP_IMMUTABLE | IRQCHIP_SET_TYPE_MASKED | 21562306a36Sopenharmony_ci IRQCHIP_MASK_ON_SUSPEND, 21662306a36Sopenharmony_ci GPIOCHIP_IRQ_RESOURCE_HELPERS, 21762306a36Sopenharmony_ci}; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_cistatic irqreturn_t gpio_rcar_irq_handler(int irq, void *dev_id) 22062306a36Sopenharmony_ci{ 22162306a36Sopenharmony_ci struct gpio_rcar_priv *p = dev_id; 22262306a36Sopenharmony_ci u32 pending; 22362306a36Sopenharmony_ci unsigned int offset, irqs_handled = 0; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci while ((pending = gpio_rcar_read(p, INTDT) & 22662306a36Sopenharmony_ci gpio_rcar_read(p, INTMSK))) { 22762306a36Sopenharmony_ci offset = __ffs(pending); 22862306a36Sopenharmony_ci gpio_rcar_write(p, INTCLR, BIT(offset)); 22962306a36Sopenharmony_ci generic_handle_domain_irq(p->gpio_chip.irq.domain, 23062306a36Sopenharmony_ci offset); 23162306a36Sopenharmony_ci irqs_handled++; 23262306a36Sopenharmony_ci } 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci return irqs_handled ? IRQ_HANDLED : IRQ_NONE; 23562306a36Sopenharmony_ci} 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_cistatic void gpio_rcar_config_general_input_output_mode(struct gpio_chip *chip, 23862306a36Sopenharmony_ci unsigned int gpio, 23962306a36Sopenharmony_ci bool output) 24062306a36Sopenharmony_ci{ 24162306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(chip); 24262306a36Sopenharmony_ci unsigned long flags; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci /* follow steps in the GPIO documentation for 24562306a36Sopenharmony_ci * "Setting General Output Mode" and 24662306a36Sopenharmony_ci * "Setting General Input Mode" 24762306a36Sopenharmony_ci */ 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci spin_lock_irqsave(&p->lock, flags); 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci /* Configure positive logic in POSNEG */ 25262306a36Sopenharmony_ci gpio_rcar_modify_bit(p, POSNEG, gpio, false); 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci /* Select "General Input/Output Mode" in IOINTSEL */ 25562306a36Sopenharmony_ci gpio_rcar_modify_bit(p, IOINTSEL, gpio, false); 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci /* Select Input Mode or Output Mode in INOUTSEL */ 25862306a36Sopenharmony_ci gpio_rcar_modify_bit(p, INOUTSEL, gpio, output); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci /* Select General Output Register to output data in OUTDTSEL */ 26162306a36Sopenharmony_ci if (p->info.has_outdtsel && output) 26262306a36Sopenharmony_ci gpio_rcar_modify_bit(p, OUTDTSEL, gpio, false); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci spin_unlock_irqrestore(&p->lock, flags); 26562306a36Sopenharmony_ci} 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_cistatic int gpio_rcar_request(struct gpio_chip *chip, unsigned offset) 26862306a36Sopenharmony_ci{ 26962306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(chip); 27062306a36Sopenharmony_ci int error; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci error = pm_runtime_get_sync(p->dev); 27362306a36Sopenharmony_ci if (error < 0) { 27462306a36Sopenharmony_ci pm_runtime_put(p->dev); 27562306a36Sopenharmony_ci return error; 27662306a36Sopenharmony_ci } 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci error = pinctrl_gpio_request(chip->base + offset); 27962306a36Sopenharmony_ci if (error) 28062306a36Sopenharmony_ci pm_runtime_put(p->dev); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci return error; 28362306a36Sopenharmony_ci} 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_cistatic void gpio_rcar_free(struct gpio_chip *chip, unsigned offset) 28662306a36Sopenharmony_ci{ 28762306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(chip); 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci pinctrl_gpio_free(chip->base + offset); 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci /* 29262306a36Sopenharmony_ci * Set the GPIO as an input to ensure that the next GPIO request won't 29362306a36Sopenharmony_ci * drive the GPIO pin as an output. 29462306a36Sopenharmony_ci */ 29562306a36Sopenharmony_ci gpio_rcar_config_general_input_output_mode(chip, offset, false); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci pm_runtime_put(p->dev); 29862306a36Sopenharmony_ci} 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_cistatic int gpio_rcar_get_direction(struct gpio_chip *chip, unsigned int offset) 30162306a36Sopenharmony_ci{ 30262306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(chip); 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci if (gpio_rcar_read(p, INOUTSEL) & BIT(offset)) 30562306a36Sopenharmony_ci return GPIO_LINE_DIRECTION_OUT; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci return GPIO_LINE_DIRECTION_IN; 30862306a36Sopenharmony_ci} 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_cistatic int gpio_rcar_direction_input(struct gpio_chip *chip, unsigned offset) 31162306a36Sopenharmony_ci{ 31262306a36Sopenharmony_ci gpio_rcar_config_general_input_output_mode(chip, offset, false); 31362306a36Sopenharmony_ci return 0; 31462306a36Sopenharmony_ci} 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_cistatic int gpio_rcar_get(struct gpio_chip *chip, unsigned offset) 31762306a36Sopenharmony_ci{ 31862306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(chip); 31962306a36Sopenharmony_ci u32 bit = BIT(offset); 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci /* 32262306a36Sopenharmony_ci * Before R-Car Gen3, INDT does not show correct pin state when 32362306a36Sopenharmony_ci * configured as output, so use OUTDT in case of output pins 32462306a36Sopenharmony_ci */ 32562306a36Sopenharmony_ci if (!p->info.has_always_in && (gpio_rcar_read(p, INOUTSEL) & bit)) 32662306a36Sopenharmony_ci return !!(gpio_rcar_read(p, OUTDT) & bit); 32762306a36Sopenharmony_ci else 32862306a36Sopenharmony_ci return !!(gpio_rcar_read(p, INDT) & bit); 32962306a36Sopenharmony_ci} 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_cistatic int gpio_rcar_get_multiple(struct gpio_chip *chip, unsigned long *mask, 33262306a36Sopenharmony_ci unsigned long *bits) 33362306a36Sopenharmony_ci{ 33462306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(chip); 33562306a36Sopenharmony_ci u32 bankmask, outputs, m, val = 0; 33662306a36Sopenharmony_ci unsigned long flags; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0); 33962306a36Sopenharmony_ci if (chip->valid_mask) 34062306a36Sopenharmony_ci bankmask &= chip->valid_mask[0]; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci if (!bankmask) 34362306a36Sopenharmony_ci return 0; 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci if (p->info.has_always_in) { 34662306a36Sopenharmony_ci bits[0] = gpio_rcar_read(p, INDT) & bankmask; 34762306a36Sopenharmony_ci return 0; 34862306a36Sopenharmony_ci } 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci spin_lock_irqsave(&p->lock, flags); 35162306a36Sopenharmony_ci outputs = gpio_rcar_read(p, INOUTSEL); 35262306a36Sopenharmony_ci m = outputs & bankmask; 35362306a36Sopenharmony_ci if (m) 35462306a36Sopenharmony_ci val |= gpio_rcar_read(p, OUTDT) & m; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci m = ~outputs & bankmask; 35762306a36Sopenharmony_ci if (m) 35862306a36Sopenharmony_ci val |= gpio_rcar_read(p, INDT) & m; 35962306a36Sopenharmony_ci spin_unlock_irqrestore(&p->lock, flags); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci bits[0] = val; 36262306a36Sopenharmony_ci return 0; 36362306a36Sopenharmony_ci} 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_cistatic void gpio_rcar_set(struct gpio_chip *chip, unsigned offset, int value) 36662306a36Sopenharmony_ci{ 36762306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(chip); 36862306a36Sopenharmony_ci unsigned long flags; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci spin_lock_irqsave(&p->lock, flags); 37162306a36Sopenharmony_ci gpio_rcar_modify_bit(p, OUTDT, offset, value); 37262306a36Sopenharmony_ci spin_unlock_irqrestore(&p->lock, flags); 37362306a36Sopenharmony_ci} 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_cistatic void gpio_rcar_set_multiple(struct gpio_chip *chip, unsigned long *mask, 37662306a36Sopenharmony_ci unsigned long *bits) 37762306a36Sopenharmony_ci{ 37862306a36Sopenharmony_ci struct gpio_rcar_priv *p = gpiochip_get_data(chip); 37962306a36Sopenharmony_ci unsigned long flags; 38062306a36Sopenharmony_ci u32 val, bankmask; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0); 38362306a36Sopenharmony_ci if (chip->valid_mask) 38462306a36Sopenharmony_ci bankmask &= chip->valid_mask[0]; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci if (!bankmask) 38762306a36Sopenharmony_ci return; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci spin_lock_irqsave(&p->lock, flags); 39062306a36Sopenharmony_ci val = gpio_rcar_read(p, OUTDT); 39162306a36Sopenharmony_ci val &= ~bankmask; 39262306a36Sopenharmony_ci val |= (bankmask & bits[0]); 39362306a36Sopenharmony_ci gpio_rcar_write(p, OUTDT, val); 39462306a36Sopenharmony_ci spin_unlock_irqrestore(&p->lock, flags); 39562306a36Sopenharmony_ci} 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_cistatic int gpio_rcar_direction_output(struct gpio_chip *chip, unsigned offset, 39862306a36Sopenharmony_ci int value) 39962306a36Sopenharmony_ci{ 40062306a36Sopenharmony_ci /* write GPIO value to output before selecting output mode of pin */ 40162306a36Sopenharmony_ci gpio_rcar_set(chip, offset, value); 40262306a36Sopenharmony_ci gpio_rcar_config_general_input_output_mode(chip, offset, true); 40362306a36Sopenharmony_ci return 0; 40462306a36Sopenharmony_ci} 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_cistatic const struct gpio_rcar_info gpio_rcar_info_gen1 = { 40762306a36Sopenharmony_ci .has_outdtsel = false, 40862306a36Sopenharmony_ci .has_both_edge_trigger = false, 40962306a36Sopenharmony_ci .has_always_in = false, 41062306a36Sopenharmony_ci .has_inen = false, 41162306a36Sopenharmony_ci}; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_cistatic const struct gpio_rcar_info gpio_rcar_info_gen2 = { 41462306a36Sopenharmony_ci .has_outdtsel = true, 41562306a36Sopenharmony_ci .has_both_edge_trigger = true, 41662306a36Sopenharmony_ci .has_always_in = false, 41762306a36Sopenharmony_ci .has_inen = false, 41862306a36Sopenharmony_ci}; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_cistatic const struct gpio_rcar_info gpio_rcar_info_gen3 = { 42162306a36Sopenharmony_ci .has_outdtsel = true, 42262306a36Sopenharmony_ci .has_both_edge_trigger = true, 42362306a36Sopenharmony_ci .has_always_in = true, 42462306a36Sopenharmony_ci .has_inen = false, 42562306a36Sopenharmony_ci}; 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_cistatic const struct gpio_rcar_info gpio_rcar_info_gen4 = { 42862306a36Sopenharmony_ci .has_outdtsel = true, 42962306a36Sopenharmony_ci .has_both_edge_trigger = true, 43062306a36Sopenharmony_ci .has_always_in = true, 43162306a36Sopenharmony_ci .has_inen = true, 43262306a36Sopenharmony_ci}; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_cistatic const struct of_device_id gpio_rcar_of_table[] = { 43562306a36Sopenharmony_ci { 43662306a36Sopenharmony_ci .compatible = "renesas,gpio-r8a779a0", 43762306a36Sopenharmony_ci .data = &gpio_rcar_info_gen4, 43862306a36Sopenharmony_ci }, { 43962306a36Sopenharmony_ci .compatible = "renesas,rcar-gen1-gpio", 44062306a36Sopenharmony_ci .data = &gpio_rcar_info_gen1, 44162306a36Sopenharmony_ci }, { 44262306a36Sopenharmony_ci .compatible = "renesas,rcar-gen2-gpio", 44362306a36Sopenharmony_ci .data = &gpio_rcar_info_gen2, 44462306a36Sopenharmony_ci }, { 44562306a36Sopenharmony_ci .compatible = "renesas,rcar-gen3-gpio", 44662306a36Sopenharmony_ci .data = &gpio_rcar_info_gen3, 44762306a36Sopenharmony_ci }, { 44862306a36Sopenharmony_ci .compatible = "renesas,rcar-gen4-gpio", 44962306a36Sopenharmony_ci .data = &gpio_rcar_info_gen4, 45062306a36Sopenharmony_ci }, { 45162306a36Sopenharmony_ci .compatible = "renesas,gpio-rcar", 45262306a36Sopenharmony_ci .data = &gpio_rcar_info_gen1, 45362306a36Sopenharmony_ci }, { 45462306a36Sopenharmony_ci /* Terminator */ 45562306a36Sopenharmony_ci }, 45662306a36Sopenharmony_ci}; 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, gpio_rcar_of_table); 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_cistatic int gpio_rcar_parse_dt(struct gpio_rcar_priv *p, unsigned int *npins) 46162306a36Sopenharmony_ci{ 46262306a36Sopenharmony_ci struct device_node *np = p->dev->of_node; 46362306a36Sopenharmony_ci const struct gpio_rcar_info *info; 46462306a36Sopenharmony_ci struct of_phandle_args args; 46562306a36Sopenharmony_ci int ret; 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci info = of_device_get_match_data(p->dev); 46862306a36Sopenharmony_ci p->info = *info; 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci ret = of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args); 47162306a36Sopenharmony_ci *npins = ret == 0 ? args.args[2] : RCAR_MAX_GPIO_PER_BANK; 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ci if (*npins == 0 || *npins > RCAR_MAX_GPIO_PER_BANK) { 47462306a36Sopenharmony_ci dev_warn(p->dev, "Invalid number of gpio lines %u, using %u\n", 47562306a36Sopenharmony_ci *npins, RCAR_MAX_GPIO_PER_BANK); 47662306a36Sopenharmony_ci *npins = RCAR_MAX_GPIO_PER_BANK; 47762306a36Sopenharmony_ci } 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci return 0; 48062306a36Sopenharmony_ci} 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_cistatic void gpio_rcar_enable_inputs(struct gpio_rcar_priv *p) 48362306a36Sopenharmony_ci{ 48462306a36Sopenharmony_ci u32 mask = GENMASK(p->gpio_chip.ngpio - 1, 0); 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci /* Select "Input Enable" in INEN */ 48762306a36Sopenharmony_ci if (p->gpio_chip.valid_mask) 48862306a36Sopenharmony_ci mask &= p->gpio_chip.valid_mask[0]; 48962306a36Sopenharmony_ci if (mask) 49062306a36Sopenharmony_ci gpio_rcar_write(p, INEN, gpio_rcar_read(p, INEN) | mask); 49162306a36Sopenharmony_ci} 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_cistatic int gpio_rcar_probe(struct platform_device *pdev) 49462306a36Sopenharmony_ci{ 49562306a36Sopenharmony_ci struct gpio_rcar_priv *p; 49662306a36Sopenharmony_ci struct gpio_chip *gpio_chip; 49762306a36Sopenharmony_ci struct gpio_irq_chip *girq; 49862306a36Sopenharmony_ci struct device *dev = &pdev->dev; 49962306a36Sopenharmony_ci const char *name = dev_name(dev); 50062306a36Sopenharmony_ci unsigned int npins; 50162306a36Sopenharmony_ci int ret; 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_ci p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL); 50462306a36Sopenharmony_ci if (!p) 50562306a36Sopenharmony_ci return -ENOMEM; 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_ci p->dev = dev; 50862306a36Sopenharmony_ci spin_lock_init(&p->lock); 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci /* Get device configuration from DT node */ 51162306a36Sopenharmony_ci ret = gpio_rcar_parse_dt(p, &npins); 51262306a36Sopenharmony_ci if (ret < 0) 51362306a36Sopenharmony_ci return ret; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci platform_set_drvdata(pdev, p); 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci pm_runtime_enable(dev); 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci ret = platform_get_irq(pdev, 0); 52062306a36Sopenharmony_ci if (ret < 0) 52162306a36Sopenharmony_ci goto err0; 52262306a36Sopenharmony_ci p->irq_parent = ret; 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_ci p->base = devm_platform_ioremap_resource(pdev, 0); 52562306a36Sopenharmony_ci if (IS_ERR(p->base)) { 52662306a36Sopenharmony_ci ret = PTR_ERR(p->base); 52762306a36Sopenharmony_ci goto err0; 52862306a36Sopenharmony_ci } 52962306a36Sopenharmony_ci 53062306a36Sopenharmony_ci gpio_chip = &p->gpio_chip; 53162306a36Sopenharmony_ci gpio_chip->request = gpio_rcar_request; 53262306a36Sopenharmony_ci gpio_chip->free = gpio_rcar_free; 53362306a36Sopenharmony_ci gpio_chip->get_direction = gpio_rcar_get_direction; 53462306a36Sopenharmony_ci gpio_chip->direction_input = gpio_rcar_direction_input; 53562306a36Sopenharmony_ci gpio_chip->get = gpio_rcar_get; 53662306a36Sopenharmony_ci gpio_chip->get_multiple = gpio_rcar_get_multiple; 53762306a36Sopenharmony_ci gpio_chip->direction_output = gpio_rcar_direction_output; 53862306a36Sopenharmony_ci gpio_chip->set = gpio_rcar_set; 53962306a36Sopenharmony_ci gpio_chip->set_multiple = gpio_rcar_set_multiple; 54062306a36Sopenharmony_ci gpio_chip->label = name; 54162306a36Sopenharmony_ci gpio_chip->parent = dev; 54262306a36Sopenharmony_ci gpio_chip->owner = THIS_MODULE; 54362306a36Sopenharmony_ci gpio_chip->base = -1; 54462306a36Sopenharmony_ci gpio_chip->ngpio = npins; 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci girq = &gpio_chip->irq; 54762306a36Sopenharmony_ci gpio_irq_chip_set_chip(girq, &gpio_rcar_irq_chip); 54862306a36Sopenharmony_ci /* This will let us handle the parent IRQ in the driver */ 54962306a36Sopenharmony_ci girq->parent_handler = NULL; 55062306a36Sopenharmony_ci girq->num_parents = 0; 55162306a36Sopenharmony_ci girq->parents = NULL; 55262306a36Sopenharmony_ci girq->default_type = IRQ_TYPE_NONE; 55362306a36Sopenharmony_ci girq->handler = handle_level_irq; 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci ret = gpiochip_add_data(gpio_chip, p); 55662306a36Sopenharmony_ci if (ret) { 55762306a36Sopenharmony_ci dev_err(dev, "failed to add GPIO controller\n"); 55862306a36Sopenharmony_ci goto err0; 55962306a36Sopenharmony_ci } 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci irq_domain_set_pm_device(gpio_chip->irq.domain, dev); 56262306a36Sopenharmony_ci ret = devm_request_irq(dev, p->irq_parent, gpio_rcar_irq_handler, 56362306a36Sopenharmony_ci IRQF_SHARED, name, p); 56462306a36Sopenharmony_ci if (ret) { 56562306a36Sopenharmony_ci dev_err(dev, "failed to request IRQ\n"); 56662306a36Sopenharmony_ci goto err1; 56762306a36Sopenharmony_ci } 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci if (p->info.has_inen) { 57062306a36Sopenharmony_ci pm_runtime_get_sync(dev); 57162306a36Sopenharmony_ci gpio_rcar_enable_inputs(p); 57262306a36Sopenharmony_ci pm_runtime_put(dev); 57362306a36Sopenharmony_ci } 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci dev_info(dev, "driving %d GPIOs\n", npins); 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci return 0; 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_cierr1: 58062306a36Sopenharmony_ci gpiochip_remove(gpio_chip); 58162306a36Sopenharmony_cierr0: 58262306a36Sopenharmony_ci pm_runtime_disable(dev); 58362306a36Sopenharmony_ci return ret; 58462306a36Sopenharmony_ci} 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_cistatic int gpio_rcar_remove(struct platform_device *pdev) 58762306a36Sopenharmony_ci{ 58862306a36Sopenharmony_ci struct gpio_rcar_priv *p = platform_get_drvdata(pdev); 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci gpiochip_remove(&p->gpio_chip); 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 59362306a36Sopenharmony_ci return 0; 59462306a36Sopenharmony_ci} 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_ci#ifdef CONFIG_PM_SLEEP 59762306a36Sopenharmony_cistatic int gpio_rcar_suspend(struct device *dev) 59862306a36Sopenharmony_ci{ 59962306a36Sopenharmony_ci struct gpio_rcar_priv *p = dev_get_drvdata(dev); 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_ci p->bank_info.iointsel = gpio_rcar_read(p, IOINTSEL); 60262306a36Sopenharmony_ci p->bank_info.inoutsel = gpio_rcar_read(p, INOUTSEL); 60362306a36Sopenharmony_ci p->bank_info.outdt = gpio_rcar_read(p, OUTDT); 60462306a36Sopenharmony_ci p->bank_info.intmsk = gpio_rcar_read(p, INTMSK); 60562306a36Sopenharmony_ci p->bank_info.posneg = gpio_rcar_read(p, POSNEG); 60662306a36Sopenharmony_ci p->bank_info.edglevel = gpio_rcar_read(p, EDGLEVEL); 60762306a36Sopenharmony_ci if (p->info.has_both_edge_trigger) 60862306a36Sopenharmony_ci p->bank_info.bothedge = gpio_rcar_read(p, BOTHEDGE); 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci if (atomic_read(&p->wakeup_path)) 61162306a36Sopenharmony_ci device_set_wakeup_path(dev); 61262306a36Sopenharmony_ci 61362306a36Sopenharmony_ci return 0; 61462306a36Sopenharmony_ci} 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_cistatic int gpio_rcar_resume(struct device *dev) 61762306a36Sopenharmony_ci{ 61862306a36Sopenharmony_ci struct gpio_rcar_priv *p = dev_get_drvdata(dev); 61962306a36Sopenharmony_ci unsigned int offset; 62062306a36Sopenharmony_ci u32 mask; 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_ci for (offset = 0; offset < p->gpio_chip.ngpio; offset++) { 62362306a36Sopenharmony_ci if (!gpiochip_line_is_valid(&p->gpio_chip, offset)) 62462306a36Sopenharmony_ci continue; 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci mask = BIT(offset); 62762306a36Sopenharmony_ci /* I/O pin */ 62862306a36Sopenharmony_ci if (!(p->bank_info.iointsel & mask)) { 62962306a36Sopenharmony_ci if (p->bank_info.inoutsel & mask) 63062306a36Sopenharmony_ci gpio_rcar_direction_output( 63162306a36Sopenharmony_ci &p->gpio_chip, offset, 63262306a36Sopenharmony_ci !!(p->bank_info.outdt & mask)); 63362306a36Sopenharmony_ci else 63462306a36Sopenharmony_ci gpio_rcar_direction_input(&p->gpio_chip, 63562306a36Sopenharmony_ci offset); 63662306a36Sopenharmony_ci } else { 63762306a36Sopenharmony_ci /* Interrupt pin */ 63862306a36Sopenharmony_ci gpio_rcar_config_interrupt_input_mode( 63962306a36Sopenharmony_ci p, 64062306a36Sopenharmony_ci offset, 64162306a36Sopenharmony_ci !(p->bank_info.posneg & mask), 64262306a36Sopenharmony_ci !(p->bank_info.edglevel & mask), 64362306a36Sopenharmony_ci !!(p->bank_info.bothedge & mask)); 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci if (p->bank_info.intmsk & mask) 64662306a36Sopenharmony_ci gpio_rcar_write(p, MSKCLR, mask); 64762306a36Sopenharmony_ci } 64862306a36Sopenharmony_ci } 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci if (p->info.has_inen) 65162306a36Sopenharmony_ci gpio_rcar_enable_inputs(p); 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_ci return 0; 65462306a36Sopenharmony_ci} 65562306a36Sopenharmony_ci#endif /* CONFIG_PM_SLEEP*/ 65662306a36Sopenharmony_ci 65762306a36Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(gpio_rcar_pm_ops, gpio_rcar_suspend, gpio_rcar_resume); 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_cistatic struct platform_driver gpio_rcar_device_driver = { 66062306a36Sopenharmony_ci .probe = gpio_rcar_probe, 66162306a36Sopenharmony_ci .remove = gpio_rcar_remove, 66262306a36Sopenharmony_ci .driver = { 66362306a36Sopenharmony_ci .name = "gpio_rcar", 66462306a36Sopenharmony_ci .pm = &gpio_rcar_pm_ops, 66562306a36Sopenharmony_ci .of_match_table = gpio_rcar_of_table, 66662306a36Sopenharmony_ci } 66762306a36Sopenharmony_ci}; 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_cimodule_platform_driver(gpio_rcar_device_driver); 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_ciMODULE_AUTHOR("Magnus Damm"); 67262306a36Sopenharmony_ciMODULE_DESCRIPTION("Renesas R-Car GPIO Driver"); 67362306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 674