162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2008, 2009 Provigent Ltd. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Author: Baruch Siach <baruch@tkos.co.il> 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061) 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci * Data sheet: ARM DDI 0190B, September 2000 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci#include <linux/amba/bus.h> 1262306a36Sopenharmony_ci#include <linux/bitops.h> 1362306a36Sopenharmony_ci#include <linux/device.h> 1462306a36Sopenharmony_ci#include <linux/errno.h> 1562306a36Sopenharmony_ci#include <linux/gpio/driver.h> 1662306a36Sopenharmony_ci#include <linux/init.h> 1762306a36Sopenharmony_ci#include <linux/interrupt.h> 1862306a36Sopenharmony_ci#include <linux/io.h> 1962306a36Sopenharmony_ci#include <linux/ioport.h> 2062306a36Sopenharmony_ci#include <linux/irq.h> 2162306a36Sopenharmony_ci#include <linux/irqchip/chained_irq.h> 2262306a36Sopenharmony_ci#include <linux/module.h> 2362306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h> 2462306a36Sopenharmony_ci#include <linux/pm.h> 2562306a36Sopenharmony_ci#include <linux/seq_file.h> 2662306a36Sopenharmony_ci#include <linux/slab.h> 2762306a36Sopenharmony_ci#include <linux/spinlock.h> 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define GPIODIR 0x400 3062306a36Sopenharmony_ci#define GPIOIS 0x404 3162306a36Sopenharmony_ci#define GPIOIBE 0x408 3262306a36Sopenharmony_ci#define GPIOIEV 0x40C 3362306a36Sopenharmony_ci#define GPIOIE 0x410 3462306a36Sopenharmony_ci#define GPIORIS 0x414 3562306a36Sopenharmony_ci#define GPIOMIS 0x418 3662306a36Sopenharmony_ci#define GPIOIC 0x41C 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define PL061_GPIO_NR 8 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#ifdef CONFIG_PM 4162306a36Sopenharmony_cistruct pl061_context_save_regs { 4262306a36Sopenharmony_ci u8 gpio_data; 4362306a36Sopenharmony_ci u8 gpio_dir; 4462306a36Sopenharmony_ci u8 gpio_is; 4562306a36Sopenharmony_ci u8 gpio_ibe; 4662306a36Sopenharmony_ci u8 gpio_iev; 4762306a36Sopenharmony_ci u8 gpio_ie; 4862306a36Sopenharmony_ci}; 4962306a36Sopenharmony_ci#endif 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistruct pl061 { 5262306a36Sopenharmony_ci raw_spinlock_t lock; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci void __iomem *base; 5562306a36Sopenharmony_ci struct gpio_chip gc; 5662306a36Sopenharmony_ci int parent_irq; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci#ifdef CONFIG_PM 5962306a36Sopenharmony_ci struct pl061_context_save_regs csave_regs; 6062306a36Sopenharmony_ci#endif 6162306a36Sopenharmony_ci}; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_cistatic int pl061_get_direction(struct gpio_chip *gc, unsigned offset) 6462306a36Sopenharmony_ci{ 6562306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci if (readb(pl061->base + GPIODIR) & BIT(offset)) 6862306a36Sopenharmony_ci return GPIO_LINE_DIRECTION_OUT; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci return GPIO_LINE_DIRECTION_IN; 7162306a36Sopenharmony_ci} 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic int pl061_direction_input(struct gpio_chip *gc, unsigned offset) 7462306a36Sopenharmony_ci{ 7562306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 7662306a36Sopenharmony_ci unsigned long flags; 7762306a36Sopenharmony_ci unsigned char gpiodir; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci raw_spin_lock_irqsave(&pl061->lock, flags); 8062306a36Sopenharmony_ci gpiodir = readb(pl061->base + GPIODIR); 8162306a36Sopenharmony_ci gpiodir &= ~(BIT(offset)); 8262306a36Sopenharmony_ci writeb(gpiodir, pl061->base + GPIODIR); 8362306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pl061->lock, flags); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci return 0; 8662306a36Sopenharmony_ci} 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistatic int pl061_direction_output(struct gpio_chip *gc, unsigned offset, 8962306a36Sopenharmony_ci int value) 9062306a36Sopenharmony_ci{ 9162306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 9262306a36Sopenharmony_ci unsigned long flags; 9362306a36Sopenharmony_ci unsigned char gpiodir; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci raw_spin_lock_irqsave(&pl061->lock, flags); 9662306a36Sopenharmony_ci writeb(!!value << offset, pl061->base + (BIT(offset + 2))); 9762306a36Sopenharmony_ci gpiodir = readb(pl061->base + GPIODIR); 9862306a36Sopenharmony_ci gpiodir |= BIT(offset); 9962306a36Sopenharmony_ci writeb(gpiodir, pl061->base + GPIODIR); 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci /* 10262306a36Sopenharmony_ci * gpio value is set again, because pl061 doesn't allow to set value of 10362306a36Sopenharmony_ci * a gpio pin before configuring it in OUT mode. 10462306a36Sopenharmony_ci */ 10562306a36Sopenharmony_ci writeb(!!value << offset, pl061->base + (BIT(offset + 2))); 10662306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pl061->lock, flags); 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci return 0; 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic int pl061_get_value(struct gpio_chip *gc, unsigned offset) 11262306a36Sopenharmony_ci{ 11362306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci return !!readb(pl061->base + (BIT(offset + 2))); 11662306a36Sopenharmony_ci} 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value) 11962306a36Sopenharmony_ci{ 12062306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci writeb(!!value << offset, pl061->base + (BIT(offset + 2))); 12362306a36Sopenharmony_ci} 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic int pl061_irq_type(struct irq_data *d, unsigned trigger) 12662306a36Sopenharmony_ci{ 12762306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 12862306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 12962306a36Sopenharmony_ci int offset = irqd_to_hwirq(d); 13062306a36Sopenharmony_ci unsigned long flags; 13162306a36Sopenharmony_ci u8 gpiois, gpioibe, gpioiev; 13262306a36Sopenharmony_ci u8 bit = BIT(offset); 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci if (offset < 0 || offset >= PL061_GPIO_NR) 13562306a36Sopenharmony_ci return -EINVAL; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) && 13862306a36Sopenharmony_ci (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))) 13962306a36Sopenharmony_ci { 14062306a36Sopenharmony_ci dev_err(gc->parent, 14162306a36Sopenharmony_ci "trying to configure line %d for both level and edge " 14262306a36Sopenharmony_ci "detection, choose one!\n", 14362306a36Sopenharmony_ci offset); 14462306a36Sopenharmony_ci return -EINVAL; 14562306a36Sopenharmony_ci } 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci raw_spin_lock_irqsave(&pl061->lock, flags); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci gpioiev = readb(pl061->base + GPIOIEV); 15162306a36Sopenharmony_ci gpiois = readb(pl061->base + GPIOIS); 15262306a36Sopenharmony_ci gpioibe = readb(pl061->base + GPIOIBE); 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) { 15562306a36Sopenharmony_ci bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci /* Disable edge detection */ 15862306a36Sopenharmony_ci gpioibe &= ~bit; 15962306a36Sopenharmony_ci /* Enable level detection */ 16062306a36Sopenharmony_ci gpiois |= bit; 16162306a36Sopenharmony_ci /* Select polarity */ 16262306a36Sopenharmony_ci if (polarity) 16362306a36Sopenharmony_ci gpioiev |= bit; 16462306a36Sopenharmony_ci else 16562306a36Sopenharmony_ci gpioiev &= ~bit; 16662306a36Sopenharmony_ci irq_set_handler_locked(d, handle_level_irq); 16762306a36Sopenharmony_ci dev_dbg(gc->parent, "line %d: IRQ on %s level\n", 16862306a36Sopenharmony_ci offset, 16962306a36Sopenharmony_ci polarity ? "HIGH" : "LOW"); 17062306a36Sopenharmony_ci } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { 17162306a36Sopenharmony_ci /* Disable level detection */ 17262306a36Sopenharmony_ci gpiois &= ~bit; 17362306a36Sopenharmony_ci /* Select both edges, setting this makes GPIOEV be ignored */ 17462306a36Sopenharmony_ci gpioibe |= bit; 17562306a36Sopenharmony_ci irq_set_handler_locked(d, handle_edge_irq); 17662306a36Sopenharmony_ci dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset); 17762306a36Sopenharmony_ci } else if ((trigger & IRQ_TYPE_EDGE_RISING) || 17862306a36Sopenharmony_ci (trigger & IRQ_TYPE_EDGE_FALLING)) { 17962306a36Sopenharmony_ci bool rising = trigger & IRQ_TYPE_EDGE_RISING; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci /* Disable level detection */ 18262306a36Sopenharmony_ci gpiois &= ~bit; 18362306a36Sopenharmony_ci /* Clear detection on both edges */ 18462306a36Sopenharmony_ci gpioibe &= ~bit; 18562306a36Sopenharmony_ci /* Select edge */ 18662306a36Sopenharmony_ci if (rising) 18762306a36Sopenharmony_ci gpioiev |= bit; 18862306a36Sopenharmony_ci else 18962306a36Sopenharmony_ci gpioiev &= ~bit; 19062306a36Sopenharmony_ci irq_set_handler_locked(d, handle_edge_irq); 19162306a36Sopenharmony_ci dev_dbg(gc->parent, "line %d: IRQ on %s edge\n", 19262306a36Sopenharmony_ci offset, 19362306a36Sopenharmony_ci rising ? "RISING" : "FALLING"); 19462306a36Sopenharmony_ci } else { 19562306a36Sopenharmony_ci /* No trigger: disable everything */ 19662306a36Sopenharmony_ci gpiois &= ~bit; 19762306a36Sopenharmony_ci gpioibe &= ~bit; 19862306a36Sopenharmony_ci gpioiev &= ~bit; 19962306a36Sopenharmony_ci irq_set_handler_locked(d, handle_bad_irq); 20062306a36Sopenharmony_ci dev_warn(gc->parent, "no trigger selected for line %d\n", 20162306a36Sopenharmony_ci offset); 20262306a36Sopenharmony_ci } 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci writeb(gpiois, pl061->base + GPIOIS); 20562306a36Sopenharmony_ci writeb(gpioibe, pl061->base + GPIOIBE); 20662306a36Sopenharmony_ci writeb(gpioiev, pl061->base + GPIOIEV); 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&pl061->lock, flags); 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci return 0; 21162306a36Sopenharmony_ci} 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_cistatic void pl061_irq_handler(struct irq_desc *desc) 21462306a36Sopenharmony_ci{ 21562306a36Sopenharmony_ci unsigned long pending; 21662306a36Sopenharmony_ci int offset; 21762306a36Sopenharmony_ci struct gpio_chip *gc = irq_desc_get_handler_data(desc); 21862306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 21962306a36Sopenharmony_ci struct irq_chip *irqchip = irq_desc_get_chip(desc); 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci chained_irq_enter(irqchip, desc); 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci pending = readb(pl061->base + GPIOMIS); 22462306a36Sopenharmony_ci if (pending) { 22562306a36Sopenharmony_ci for_each_set_bit(offset, &pending, PL061_GPIO_NR) 22662306a36Sopenharmony_ci generic_handle_domain_irq(gc->irq.domain, 22762306a36Sopenharmony_ci offset); 22862306a36Sopenharmony_ci } 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci chained_irq_exit(irqchip, desc); 23162306a36Sopenharmony_ci} 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic void pl061_irq_mask(struct irq_data *d) 23462306a36Sopenharmony_ci{ 23562306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 23662306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 23762306a36Sopenharmony_ci u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR); 23862306a36Sopenharmony_ci u8 gpioie; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci raw_spin_lock(&pl061->lock); 24162306a36Sopenharmony_ci gpioie = readb(pl061->base + GPIOIE) & ~mask; 24262306a36Sopenharmony_ci writeb(gpioie, pl061->base + GPIOIE); 24362306a36Sopenharmony_ci raw_spin_unlock(&pl061->lock); 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci gpiochip_disable_irq(gc, d->hwirq); 24662306a36Sopenharmony_ci} 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_cistatic void pl061_irq_unmask(struct irq_data *d) 24962306a36Sopenharmony_ci{ 25062306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 25162306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 25262306a36Sopenharmony_ci u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR); 25362306a36Sopenharmony_ci u8 gpioie; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci gpiochip_enable_irq(gc, d->hwirq); 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci raw_spin_lock(&pl061->lock); 25862306a36Sopenharmony_ci gpioie = readb(pl061->base + GPIOIE) | mask; 25962306a36Sopenharmony_ci writeb(gpioie, pl061->base + GPIOIE); 26062306a36Sopenharmony_ci raw_spin_unlock(&pl061->lock); 26162306a36Sopenharmony_ci} 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci/** 26462306a36Sopenharmony_ci * pl061_irq_ack() - ACK an edge IRQ 26562306a36Sopenharmony_ci * @d: IRQ data for this IRQ 26662306a36Sopenharmony_ci * 26762306a36Sopenharmony_ci * This gets called from the edge IRQ handler to ACK the edge IRQ 26862306a36Sopenharmony_ci * in the GPIOIC (interrupt-clear) register. For level IRQs this is 26962306a36Sopenharmony_ci * not needed: these go away when the level signal goes away. 27062306a36Sopenharmony_ci */ 27162306a36Sopenharmony_cistatic void pl061_irq_ack(struct irq_data *d) 27262306a36Sopenharmony_ci{ 27362306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 27462306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 27562306a36Sopenharmony_ci u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR); 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci raw_spin_lock(&pl061->lock); 27862306a36Sopenharmony_ci writeb(mask, pl061->base + GPIOIC); 27962306a36Sopenharmony_ci raw_spin_unlock(&pl061->lock); 28062306a36Sopenharmony_ci} 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_cistatic int pl061_irq_set_wake(struct irq_data *d, unsigned int state) 28362306a36Sopenharmony_ci{ 28462306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 28562306a36Sopenharmony_ci struct pl061 *pl061 = gpiochip_get_data(gc); 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci return irq_set_irq_wake(pl061->parent_irq, state); 28862306a36Sopenharmony_ci} 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_cistatic void pl061_irq_print_chip(struct irq_data *data, struct seq_file *p) 29162306a36Sopenharmony_ci{ 29262306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(data); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci seq_printf(p, dev_name(gc->parent)); 29562306a36Sopenharmony_ci} 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic const struct irq_chip pl061_irq_chip = { 29862306a36Sopenharmony_ci .irq_ack = pl061_irq_ack, 29962306a36Sopenharmony_ci .irq_mask = pl061_irq_mask, 30062306a36Sopenharmony_ci .irq_unmask = pl061_irq_unmask, 30162306a36Sopenharmony_ci .irq_set_type = pl061_irq_type, 30262306a36Sopenharmony_ci .irq_set_wake = pl061_irq_set_wake, 30362306a36Sopenharmony_ci .irq_print_chip = pl061_irq_print_chip, 30462306a36Sopenharmony_ci .flags = IRQCHIP_IMMUTABLE, 30562306a36Sopenharmony_ci GPIOCHIP_IRQ_RESOURCE_HELPERS, 30662306a36Sopenharmony_ci}; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_cistatic int pl061_probe(struct amba_device *adev, const struct amba_id *id) 30962306a36Sopenharmony_ci{ 31062306a36Sopenharmony_ci struct device *dev = &adev->dev; 31162306a36Sopenharmony_ci struct pl061 *pl061; 31262306a36Sopenharmony_ci struct gpio_irq_chip *girq; 31362306a36Sopenharmony_ci int ret, irq; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci pl061 = devm_kzalloc(dev, sizeof(*pl061), GFP_KERNEL); 31662306a36Sopenharmony_ci if (pl061 == NULL) 31762306a36Sopenharmony_ci return -ENOMEM; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci pl061->base = devm_ioremap_resource(dev, &adev->res); 32062306a36Sopenharmony_ci if (IS_ERR(pl061->base)) 32162306a36Sopenharmony_ci return PTR_ERR(pl061->base); 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci raw_spin_lock_init(&pl061->lock); 32462306a36Sopenharmony_ci pl061->gc.request = gpiochip_generic_request; 32562306a36Sopenharmony_ci pl061->gc.free = gpiochip_generic_free; 32662306a36Sopenharmony_ci pl061->gc.base = -1; 32762306a36Sopenharmony_ci pl061->gc.get_direction = pl061_get_direction; 32862306a36Sopenharmony_ci pl061->gc.direction_input = pl061_direction_input; 32962306a36Sopenharmony_ci pl061->gc.direction_output = pl061_direction_output; 33062306a36Sopenharmony_ci pl061->gc.get = pl061_get_value; 33162306a36Sopenharmony_ci pl061->gc.set = pl061_set_value; 33262306a36Sopenharmony_ci pl061->gc.ngpio = PL061_GPIO_NR; 33362306a36Sopenharmony_ci pl061->gc.label = dev_name(dev); 33462306a36Sopenharmony_ci pl061->gc.parent = dev; 33562306a36Sopenharmony_ci pl061->gc.owner = THIS_MODULE; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci /* 33862306a36Sopenharmony_ci * irq_chip support 33962306a36Sopenharmony_ci */ 34062306a36Sopenharmony_ci writeb(0, pl061->base + GPIOIE); /* disable irqs */ 34162306a36Sopenharmony_ci irq = adev->irq[0]; 34262306a36Sopenharmony_ci if (!irq) 34362306a36Sopenharmony_ci dev_warn(&adev->dev, "IRQ support disabled\n"); 34462306a36Sopenharmony_ci pl061->parent_irq = irq; 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci girq = &pl061->gc.irq; 34762306a36Sopenharmony_ci gpio_irq_chip_set_chip(girq, &pl061_irq_chip); 34862306a36Sopenharmony_ci girq->parent_handler = pl061_irq_handler; 34962306a36Sopenharmony_ci girq->num_parents = 1; 35062306a36Sopenharmony_ci girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents), 35162306a36Sopenharmony_ci GFP_KERNEL); 35262306a36Sopenharmony_ci if (!girq->parents) 35362306a36Sopenharmony_ci return -ENOMEM; 35462306a36Sopenharmony_ci girq->parents[0] = irq; 35562306a36Sopenharmony_ci girq->default_type = IRQ_TYPE_NONE; 35662306a36Sopenharmony_ci girq->handler = handle_bad_irq; 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci ret = devm_gpiochip_add_data(dev, &pl061->gc, pl061); 35962306a36Sopenharmony_ci if (ret) 36062306a36Sopenharmony_ci return ret; 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci amba_set_drvdata(adev, pl061); 36362306a36Sopenharmony_ci dev_info(dev, "PL061 GPIO chip registered\n"); 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci return 0; 36662306a36Sopenharmony_ci} 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci#ifdef CONFIG_PM 36962306a36Sopenharmony_cistatic int pl061_suspend(struct device *dev) 37062306a36Sopenharmony_ci{ 37162306a36Sopenharmony_ci struct pl061 *pl061 = dev_get_drvdata(dev); 37262306a36Sopenharmony_ci int offset; 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci pl061->csave_regs.gpio_data = 0; 37562306a36Sopenharmony_ci pl061->csave_regs.gpio_dir = readb(pl061->base + GPIODIR); 37662306a36Sopenharmony_ci pl061->csave_regs.gpio_is = readb(pl061->base + GPIOIS); 37762306a36Sopenharmony_ci pl061->csave_regs.gpio_ibe = readb(pl061->base + GPIOIBE); 37862306a36Sopenharmony_ci pl061->csave_regs.gpio_iev = readb(pl061->base + GPIOIEV); 37962306a36Sopenharmony_ci pl061->csave_regs.gpio_ie = readb(pl061->base + GPIOIE); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci for (offset = 0; offset < PL061_GPIO_NR; offset++) { 38262306a36Sopenharmony_ci if (pl061->csave_regs.gpio_dir & (BIT(offset))) 38362306a36Sopenharmony_ci pl061->csave_regs.gpio_data |= 38462306a36Sopenharmony_ci pl061_get_value(&pl061->gc, offset) << offset; 38562306a36Sopenharmony_ci } 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci return 0; 38862306a36Sopenharmony_ci} 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_cistatic int pl061_resume(struct device *dev) 39162306a36Sopenharmony_ci{ 39262306a36Sopenharmony_ci struct pl061 *pl061 = dev_get_drvdata(dev); 39362306a36Sopenharmony_ci int offset; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci for (offset = 0; offset < PL061_GPIO_NR; offset++) { 39662306a36Sopenharmony_ci if (pl061->csave_regs.gpio_dir & (BIT(offset))) 39762306a36Sopenharmony_ci pl061_direction_output(&pl061->gc, offset, 39862306a36Sopenharmony_ci pl061->csave_regs.gpio_data & 39962306a36Sopenharmony_ci (BIT(offset))); 40062306a36Sopenharmony_ci else 40162306a36Sopenharmony_ci pl061_direction_input(&pl061->gc, offset); 40262306a36Sopenharmony_ci } 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci writeb(pl061->csave_regs.gpio_is, pl061->base + GPIOIS); 40562306a36Sopenharmony_ci writeb(pl061->csave_regs.gpio_ibe, pl061->base + GPIOIBE); 40662306a36Sopenharmony_ci writeb(pl061->csave_regs.gpio_iev, pl061->base + GPIOIEV); 40762306a36Sopenharmony_ci writeb(pl061->csave_regs.gpio_ie, pl061->base + GPIOIE); 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci return 0; 41062306a36Sopenharmony_ci} 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_cistatic const struct dev_pm_ops pl061_dev_pm_ops = { 41362306a36Sopenharmony_ci .suspend = pl061_suspend, 41462306a36Sopenharmony_ci .resume = pl061_resume, 41562306a36Sopenharmony_ci .freeze = pl061_suspend, 41662306a36Sopenharmony_ci .restore = pl061_resume, 41762306a36Sopenharmony_ci}; 41862306a36Sopenharmony_ci#endif 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_cistatic const struct amba_id pl061_ids[] = { 42162306a36Sopenharmony_ci { 42262306a36Sopenharmony_ci .id = 0x00041061, 42362306a36Sopenharmony_ci .mask = 0x000fffff, 42462306a36Sopenharmony_ci }, 42562306a36Sopenharmony_ci { 0, 0 }, 42662306a36Sopenharmony_ci}; 42762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(amba, pl061_ids); 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_cistatic struct amba_driver pl061_gpio_driver = { 43062306a36Sopenharmony_ci .drv = { 43162306a36Sopenharmony_ci .name = "pl061_gpio", 43262306a36Sopenharmony_ci#ifdef CONFIG_PM 43362306a36Sopenharmony_ci .pm = &pl061_dev_pm_ops, 43462306a36Sopenharmony_ci#endif 43562306a36Sopenharmony_ci }, 43662306a36Sopenharmony_ci .id_table = pl061_ids, 43762306a36Sopenharmony_ci .probe = pl061_probe, 43862306a36Sopenharmony_ci}; 43962306a36Sopenharmony_cimodule_amba_driver(pl061_gpio_driver); 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 442