162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * MAXIM MAX77620 GPIO driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (c) 2016, NVIDIA CORPORATION.  All rights reserved.
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/gpio/driver.h>
962306a36Sopenharmony_ci#include <linux/interrupt.h>
1062306a36Sopenharmony_ci#include <linux/mfd/max77620.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/platform_device.h>
1362306a36Sopenharmony_ci#include <linux/regmap.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci#define GPIO_REG_ADDR(offset) (MAX77620_REG_GPIO0 + offset)
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_cistruct max77620_gpio {
1862306a36Sopenharmony_ci	struct gpio_chip	gpio_chip;
1962306a36Sopenharmony_ci	struct regmap		*rmap;
2062306a36Sopenharmony_ci	struct device		*dev;
2162306a36Sopenharmony_ci	struct mutex		buslock; /* irq_bus_lock */
2262306a36Sopenharmony_ci	unsigned int		irq_type[MAX77620_GPIO_NR];
2362306a36Sopenharmony_ci	bool			irq_enabled[MAX77620_GPIO_NR];
2462306a36Sopenharmony_ci};
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cistatic irqreturn_t max77620_gpio_irqhandler(int irq, void *data)
2762306a36Sopenharmony_ci{
2862306a36Sopenharmony_ci	struct max77620_gpio *gpio = data;
2962306a36Sopenharmony_ci	unsigned int value, offset;
3062306a36Sopenharmony_ci	unsigned long pending;
3162306a36Sopenharmony_ci	int err;
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci	err = regmap_read(gpio->rmap, MAX77620_REG_IRQ_LVL2_GPIO, &value);
3462306a36Sopenharmony_ci	if (err < 0) {
3562306a36Sopenharmony_ci		dev_err(gpio->dev, "REG_IRQ_LVL2_GPIO read failed: %d\n", err);
3662306a36Sopenharmony_ci		return IRQ_NONE;
3762306a36Sopenharmony_ci	}
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci	pending = value;
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci	for_each_set_bit(offset, &pending, MAX77620_GPIO_NR) {
4262306a36Sopenharmony_ci		unsigned int virq;
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci		virq = irq_find_mapping(gpio->gpio_chip.irq.domain, offset);
4562306a36Sopenharmony_ci		handle_nested_irq(virq);
4662306a36Sopenharmony_ci	}
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci	return IRQ_HANDLED;
4962306a36Sopenharmony_ci}
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic void max77620_gpio_irq_mask(struct irq_data *data)
5262306a36Sopenharmony_ci{
5362306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
5462306a36Sopenharmony_ci	struct max77620_gpio *gpio = gpiochip_get_data(chip);
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	gpio->irq_enabled[data->hwirq] = false;
5762306a36Sopenharmony_ci	gpiochip_disable_irq(chip, data->hwirq);
5862306a36Sopenharmony_ci}
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic void max77620_gpio_irq_unmask(struct irq_data *data)
6162306a36Sopenharmony_ci{
6262306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
6362306a36Sopenharmony_ci	struct max77620_gpio *gpio = gpiochip_get_data(chip);
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	gpiochip_enable_irq(chip, data->hwirq);
6662306a36Sopenharmony_ci	gpio->irq_enabled[data->hwirq] = true;
6762306a36Sopenharmony_ci}
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cistatic int max77620_gpio_set_irq_type(struct irq_data *data, unsigned int type)
7062306a36Sopenharmony_ci{
7162306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
7262306a36Sopenharmony_ci	struct max77620_gpio *gpio = gpiochip_get_data(chip);
7362306a36Sopenharmony_ci	unsigned int irq_type;
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	switch (type) {
7662306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_RISING:
7762306a36Sopenharmony_ci		irq_type = MAX77620_CNFG_GPIO_INT_RISING;
7862306a36Sopenharmony_ci		break;
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_FALLING:
8162306a36Sopenharmony_ci		irq_type = MAX77620_CNFG_GPIO_INT_FALLING;
8262306a36Sopenharmony_ci		break;
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	case IRQ_TYPE_EDGE_BOTH:
8562306a36Sopenharmony_ci		irq_type = MAX77620_CNFG_GPIO_INT_RISING |
8662306a36Sopenharmony_ci			   MAX77620_CNFG_GPIO_INT_FALLING;
8762306a36Sopenharmony_ci		break;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	default:
9062306a36Sopenharmony_ci		return -EINVAL;
9162306a36Sopenharmony_ci	}
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	gpio->irq_type[data->hwirq] = irq_type;
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	return 0;
9662306a36Sopenharmony_ci}
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic void max77620_gpio_bus_lock(struct irq_data *data)
9962306a36Sopenharmony_ci{
10062306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
10162306a36Sopenharmony_ci	struct max77620_gpio *gpio = gpiochip_get_data(chip);
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	mutex_lock(&gpio->buslock);
10462306a36Sopenharmony_ci}
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cistatic void max77620_gpio_bus_sync_unlock(struct irq_data *data)
10762306a36Sopenharmony_ci{
10862306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
10962306a36Sopenharmony_ci	struct max77620_gpio *gpio = gpiochip_get_data(chip);
11062306a36Sopenharmony_ci	unsigned int value, offset = data->hwirq;
11162306a36Sopenharmony_ci	int err;
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci	value = gpio->irq_enabled[offset] ? gpio->irq_type[offset] : 0;
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	err = regmap_update_bits(gpio->rmap, GPIO_REG_ADDR(offset),
11662306a36Sopenharmony_ci				 MAX77620_CNFG_GPIO_INT_MASK, value);
11762306a36Sopenharmony_ci	if (err < 0)
11862306a36Sopenharmony_ci		dev_err(chip->parent, "failed to update interrupt mask: %d\n",
11962306a36Sopenharmony_ci			err);
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	mutex_unlock(&gpio->buslock);
12262306a36Sopenharmony_ci}
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic const struct irq_chip max77620_gpio_irqchip = {
12562306a36Sopenharmony_ci	.name		= "max77620-gpio",
12662306a36Sopenharmony_ci	.irq_mask	= max77620_gpio_irq_mask,
12762306a36Sopenharmony_ci	.irq_unmask	= max77620_gpio_irq_unmask,
12862306a36Sopenharmony_ci	.irq_set_type	= max77620_gpio_set_irq_type,
12962306a36Sopenharmony_ci	.irq_bus_lock	= max77620_gpio_bus_lock,
13062306a36Sopenharmony_ci	.irq_bus_sync_unlock = max77620_gpio_bus_sync_unlock,
13162306a36Sopenharmony_ci	.flags		= IRQCHIP_IMMUTABLE | IRQCHIP_MASK_ON_SUSPEND,
13262306a36Sopenharmony_ci	GPIOCHIP_IRQ_RESOURCE_HELPERS,
13362306a36Sopenharmony_ci};
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_cistatic int max77620_gpio_dir_input(struct gpio_chip *gc, unsigned int offset)
13662306a36Sopenharmony_ci{
13762306a36Sopenharmony_ci	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
13862306a36Sopenharmony_ci	int ret;
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
14162306a36Sopenharmony_ci				 MAX77620_CNFG_GPIO_DIR_MASK,
14262306a36Sopenharmony_ci				 MAX77620_CNFG_GPIO_DIR_INPUT);
14362306a36Sopenharmony_ci	if (ret < 0)
14462306a36Sopenharmony_ci		dev_err(mgpio->dev, "CNFG_GPIOx dir update failed: %d\n", ret);
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	return ret;
14762306a36Sopenharmony_ci}
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cistatic int max77620_gpio_get(struct gpio_chip *gc, unsigned int offset)
15062306a36Sopenharmony_ci{
15162306a36Sopenharmony_ci	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
15262306a36Sopenharmony_ci	unsigned int val;
15362306a36Sopenharmony_ci	int ret;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	ret = regmap_read(mgpio->rmap, GPIO_REG_ADDR(offset), &val);
15662306a36Sopenharmony_ci	if (ret < 0) {
15762306a36Sopenharmony_ci		dev_err(mgpio->dev, "CNFG_GPIOx read failed: %d\n", ret);
15862306a36Sopenharmony_ci		return ret;
15962306a36Sopenharmony_ci	}
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	if  (val & MAX77620_CNFG_GPIO_DIR_MASK)
16262306a36Sopenharmony_ci		return !!(val & MAX77620_CNFG_GPIO_INPUT_VAL_MASK);
16362306a36Sopenharmony_ci	else
16462306a36Sopenharmony_ci		return !!(val & MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK);
16562306a36Sopenharmony_ci}
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_cistatic int max77620_gpio_dir_output(struct gpio_chip *gc, unsigned int offset,
16862306a36Sopenharmony_ci				    int value)
16962306a36Sopenharmony_ci{
17062306a36Sopenharmony_ci	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
17162306a36Sopenharmony_ci	u8 val;
17262306a36Sopenharmony_ci	int ret;
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	val = (value) ? MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH :
17562306a36Sopenharmony_ci				MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW;
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
17862306a36Sopenharmony_ci				 MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK, val);
17962306a36Sopenharmony_ci	if (ret < 0) {
18062306a36Sopenharmony_ci		dev_err(mgpio->dev, "CNFG_GPIOx val update failed: %d\n", ret);
18162306a36Sopenharmony_ci		return ret;
18262306a36Sopenharmony_ci	}
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
18562306a36Sopenharmony_ci				 MAX77620_CNFG_GPIO_DIR_MASK,
18662306a36Sopenharmony_ci				 MAX77620_CNFG_GPIO_DIR_OUTPUT);
18762306a36Sopenharmony_ci	if (ret < 0)
18862306a36Sopenharmony_ci		dev_err(mgpio->dev, "CNFG_GPIOx dir update failed: %d\n", ret);
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	return ret;
19162306a36Sopenharmony_ci}
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic int max77620_gpio_set_debounce(struct max77620_gpio *mgpio,
19462306a36Sopenharmony_ci				      unsigned int offset,
19562306a36Sopenharmony_ci				      unsigned int debounce)
19662306a36Sopenharmony_ci{
19762306a36Sopenharmony_ci	u8 val;
19862306a36Sopenharmony_ci	int ret;
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	switch (debounce) {
20162306a36Sopenharmony_ci	case 0:
20262306a36Sopenharmony_ci		val = MAX77620_CNFG_GPIO_DBNC_None;
20362306a36Sopenharmony_ci		break;
20462306a36Sopenharmony_ci	case 1 ... 8000:
20562306a36Sopenharmony_ci		val = MAX77620_CNFG_GPIO_DBNC_8ms;
20662306a36Sopenharmony_ci		break;
20762306a36Sopenharmony_ci	case 8001 ... 16000:
20862306a36Sopenharmony_ci		val = MAX77620_CNFG_GPIO_DBNC_16ms;
20962306a36Sopenharmony_ci		break;
21062306a36Sopenharmony_ci	case 16001 ... 32000:
21162306a36Sopenharmony_ci		val = MAX77620_CNFG_GPIO_DBNC_32ms;
21262306a36Sopenharmony_ci		break;
21362306a36Sopenharmony_ci	default:
21462306a36Sopenharmony_ci		dev_err(mgpio->dev, "Illegal value %u\n", debounce);
21562306a36Sopenharmony_ci		return -EINVAL;
21662306a36Sopenharmony_ci	}
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
21962306a36Sopenharmony_ci				 MAX77620_CNFG_GPIO_DBNC_MASK, val);
22062306a36Sopenharmony_ci	if (ret < 0)
22162306a36Sopenharmony_ci		dev_err(mgpio->dev, "CNFG_GPIOx_DBNC update failed: %d\n", ret);
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci	return ret;
22462306a36Sopenharmony_ci}
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_cistatic void max77620_gpio_set(struct gpio_chip *gc, unsigned int offset,
22762306a36Sopenharmony_ci			      int value)
22862306a36Sopenharmony_ci{
22962306a36Sopenharmony_ci	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
23062306a36Sopenharmony_ci	u8 val;
23162306a36Sopenharmony_ci	int ret;
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	val = (value) ? MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH :
23462306a36Sopenharmony_ci				MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
23762306a36Sopenharmony_ci				 MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK, val);
23862306a36Sopenharmony_ci	if (ret < 0)
23962306a36Sopenharmony_ci		dev_err(mgpio->dev, "CNFG_GPIO_OUT update failed: %d\n", ret);
24062306a36Sopenharmony_ci}
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_cistatic int max77620_gpio_set_config(struct gpio_chip *gc, unsigned int offset,
24362306a36Sopenharmony_ci				    unsigned long config)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	switch (pinconf_to_config_param(config)) {
24862306a36Sopenharmony_ci	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
24962306a36Sopenharmony_ci		return regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
25062306a36Sopenharmony_ci					  MAX77620_CNFG_GPIO_DRV_MASK,
25162306a36Sopenharmony_ci					  MAX77620_CNFG_GPIO_DRV_OPENDRAIN);
25262306a36Sopenharmony_ci	case PIN_CONFIG_DRIVE_PUSH_PULL:
25362306a36Sopenharmony_ci		return regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
25462306a36Sopenharmony_ci					  MAX77620_CNFG_GPIO_DRV_MASK,
25562306a36Sopenharmony_ci					  MAX77620_CNFG_GPIO_DRV_PUSHPULL);
25662306a36Sopenharmony_ci	case PIN_CONFIG_INPUT_DEBOUNCE:
25762306a36Sopenharmony_ci		return max77620_gpio_set_debounce(mgpio, offset,
25862306a36Sopenharmony_ci			pinconf_to_config_argument(config));
25962306a36Sopenharmony_ci	default:
26062306a36Sopenharmony_ci		break;
26162306a36Sopenharmony_ci	}
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	return -ENOTSUPP;
26462306a36Sopenharmony_ci}
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistatic int max77620_gpio_irq_init_hw(struct gpio_chip *gc)
26762306a36Sopenharmony_ci{
26862306a36Sopenharmony_ci	struct max77620_gpio *gpio = gpiochip_get_data(gc);
26962306a36Sopenharmony_ci	unsigned int i;
27062306a36Sopenharmony_ci	int err;
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	/*
27362306a36Sopenharmony_ci	 * GPIO interrupts may be left ON after bootloader, hence let's
27462306a36Sopenharmony_ci	 * pre-initialize hardware to the expected state by disabling all
27562306a36Sopenharmony_ci	 * the interrupts.
27662306a36Sopenharmony_ci	 */
27762306a36Sopenharmony_ci	for (i = 0; i < MAX77620_GPIO_NR; i++) {
27862306a36Sopenharmony_ci		err = regmap_update_bits(gpio->rmap, GPIO_REG_ADDR(i),
27962306a36Sopenharmony_ci					 MAX77620_CNFG_GPIO_INT_MASK, 0);
28062306a36Sopenharmony_ci		if (err < 0) {
28162306a36Sopenharmony_ci			dev_err(gpio->dev,
28262306a36Sopenharmony_ci				"failed to disable interrupt: %d\n", err);
28362306a36Sopenharmony_ci			return err;
28462306a36Sopenharmony_ci		}
28562306a36Sopenharmony_ci	}
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	return 0;
28862306a36Sopenharmony_ci}
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_cistatic int max77620_gpio_probe(struct platform_device *pdev)
29162306a36Sopenharmony_ci{
29262306a36Sopenharmony_ci	struct max77620_chip *chip =  dev_get_drvdata(pdev->dev.parent);
29362306a36Sopenharmony_ci	struct max77620_gpio *mgpio;
29462306a36Sopenharmony_ci	struct gpio_irq_chip *girq;
29562306a36Sopenharmony_ci	unsigned int gpio_irq;
29662306a36Sopenharmony_ci	int ret;
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	ret = platform_get_irq(pdev, 0);
29962306a36Sopenharmony_ci	if (ret < 0)
30062306a36Sopenharmony_ci		return ret;
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	gpio_irq = ret;
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	mgpio = devm_kzalloc(&pdev->dev, sizeof(*mgpio), GFP_KERNEL);
30562306a36Sopenharmony_ci	if (!mgpio)
30662306a36Sopenharmony_ci		return -ENOMEM;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	mutex_init(&mgpio->buslock);
30962306a36Sopenharmony_ci	mgpio->rmap = chip->rmap;
31062306a36Sopenharmony_ci	mgpio->dev = &pdev->dev;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	mgpio->gpio_chip.label = pdev->name;
31362306a36Sopenharmony_ci	mgpio->gpio_chip.parent = pdev->dev.parent;
31462306a36Sopenharmony_ci	mgpio->gpio_chip.direction_input = max77620_gpio_dir_input;
31562306a36Sopenharmony_ci	mgpio->gpio_chip.get = max77620_gpio_get;
31662306a36Sopenharmony_ci	mgpio->gpio_chip.direction_output = max77620_gpio_dir_output;
31762306a36Sopenharmony_ci	mgpio->gpio_chip.set = max77620_gpio_set;
31862306a36Sopenharmony_ci	mgpio->gpio_chip.set_config = max77620_gpio_set_config;
31962306a36Sopenharmony_ci	mgpio->gpio_chip.ngpio = MAX77620_GPIO_NR;
32062306a36Sopenharmony_ci	mgpio->gpio_chip.can_sleep = 1;
32162306a36Sopenharmony_ci	mgpio->gpio_chip.base = -1;
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	girq = &mgpio->gpio_chip.irq;
32462306a36Sopenharmony_ci	gpio_irq_chip_set_chip(girq, &max77620_gpio_irqchip);
32562306a36Sopenharmony_ci	/* This will let us handle the parent IRQ in the driver */
32662306a36Sopenharmony_ci	girq->parent_handler = NULL;
32762306a36Sopenharmony_ci	girq->num_parents = 0;
32862306a36Sopenharmony_ci	girq->parents = NULL;
32962306a36Sopenharmony_ci	girq->default_type = IRQ_TYPE_NONE;
33062306a36Sopenharmony_ci	girq->handler = handle_edge_irq;
33162306a36Sopenharmony_ci	girq->init_hw = max77620_gpio_irq_init_hw;
33262306a36Sopenharmony_ci	girq->threaded = true;
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci	ret = devm_gpiochip_add_data(&pdev->dev, &mgpio->gpio_chip, mgpio);
33562306a36Sopenharmony_ci	if (ret < 0) {
33662306a36Sopenharmony_ci		dev_err(&pdev->dev, "gpio_init: Failed to add max77620_gpio\n");
33762306a36Sopenharmony_ci		return ret;
33862306a36Sopenharmony_ci	}
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	ret = devm_request_threaded_irq(&pdev->dev, gpio_irq, NULL,
34162306a36Sopenharmony_ci					max77620_gpio_irqhandler, IRQF_ONESHOT,
34262306a36Sopenharmony_ci					"max77620-gpio", mgpio);
34362306a36Sopenharmony_ci	if (ret < 0) {
34462306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to request IRQ: %d\n", ret);
34562306a36Sopenharmony_ci		return ret;
34662306a36Sopenharmony_ci	}
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	return 0;
34962306a36Sopenharmony_ci}
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_cistatic const struct platform_device_id max77620_gpio_devtype[] = {
35262306a36Sopenharmony_ci	{ .name = "max77620-gpio", },
35362306a36Sopenharmony_ci	{ .name = "max20024-gpio", },
35462306a36Sopenharmony_ci	{},
35562306a36Sopenharmony_ci};
35662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(platform, max77620_gpio_devtype);
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_cistatic struct platform_driver max77620_gpio_driver = {
35962306a36Sopenharmony_ci	.driver.name	= "max77620-gpio",
36062306a36Sopenharmony_ci	.probe		= max77620_gpio_probe,
36162306a36Sopenharmony_ci	.id_table	= max77620_gpio_devtype,
36262306a36Sopenharmony_ci};
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_cimodule_platform_driver(max77620_gpio_driver);
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ciMODULE_DESCRIPTION("GPIO interface for MAX77620 and MAX20024 PMIC");
36762306a36Sopenharmony_ciMODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
36862306a36Sopenharmony_ciMODULE_AUTHOR("Chaitanya Bandi <bandik@nvidia.com>");
36962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
370