162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * GPIO driver for NXP LPC18xx/43xx.
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2018 Vladimir Zapolskiy <vz@mleia.com>
662306a36Sopenharmony_ci * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com>
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/clk.h>
1162306a36Sopenharmony_ci#include <linux/gpio/driver.h>
1262306a36Sopenharmony_ci#include <linux/io.h>
1362306a36Sopenharmony_ci#include <linux/irqdomain.h>
1462306a36Sopenharmony_ci#include <linux/module.h>
1562306a36Sopenharmony_ci#include <linux/of.h>
1662306a36Sopenharmony_ci#include <linux/of_address.h>
1762306a36Sopenharmony_ci#include <linux/of_irq.h>
1862306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h>
1962306a36Sopenharmony_ci#include <linux/platform_device.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci/* LPC18xx GPIO register offsets */
2262306a36Sopenharmony_ci#define LPC18XX_REG_DIR(n)	(0x2000 + n * sizeof(u32))
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#define LPC18XX_MAX_PORTS	8
2562306a36Sopenharmony_ci#define LPC18XX_PINS_PER_PORT	32
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci/* LPC18xx GPIO pin interrupt controller register offsets */
2862306a36Sopenharmony_ci#define LPC18XX_GPIO_PIN_IC_ISEL	0x00
2962306a36Sopenharmony_ci#define LPC18XX_GPIO_PIN_IC_IENR	0x04
3062306a36Sopenharmony_ci#define LPC18XX_GPIO_PIN_IC_SIENR	0x08
3162306a36Sopenharmony_ci#define LPC18XX_GPIO_PIN_IC_CIENR	0x0c
3262306a36Sopenharmony_ci#define LPC18XX_GPIO_PIN_IC_IENF	0x10
3362306a36Sopenharmony_ci#define LPC18XX_GPIO_PIN_IC_SIENF	0x14
3462306a36Sopenharmony_ci#define LPC18XX_GPIO_PIN_IC_CIENF	0x18
3562306a36Sopenharmony_ci#define LPC18XX_GPIO_PIN_IC_RISE	0x1c
3662306a36Sopenharmony_ci#define LPC18XX_GPIO_PIN_IC_FALL	0x20
3762306a36Sopenharmony_ci#define LPC18XX_GPIO_PIN_IC_IST		0x24
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define NR_LPC18XX_GPIO_PIN_IC_IRQS	8
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_cistruct lpc18xx_gpio_pin_ic {
4262306a36Sopenharmony_ci	void __iomem *base;
4362306a36Sopenharmony_ci	struct irq_domain *domain;
4462306a36Sopenharmony_ci	struct raw_spinlock lock;
4562306a36Sopenharmony_ci};
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cistruct lpc18xx_gpio_chip {
4862306a36Sopenharmony_ci	struct gpio_chip gpio;
4962306a36Sopenharmony_ci	void __iomem *base;
5062306a36Sopenharmony_ci	struct clk *clk;
5162306a36Sopenharmony_ci	struct lpc18xx_gpio_pin_ic *pin_ic;
5262306a36Sopenharmony_ci	spinlock_t lock;
5362306a36Sopenharmony_ci};
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistatic inline void lpc18xx_gpio_pin_ic_isel(struct lpc18xx_gpio_pin_ic *ic,
5662306a36Sopenharmony_ci					    u32 pin, bool set)
5762306a36Sopenharmony_ci{
5862306a36Sopenharmony_ci	u32 val = readl_relaxed(ic->base + LPC18XX_GPIO_PIN_IC_ISEL);
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	if (set)
6162306a36Sopenharmony_ci		val &= ~BIT(pin);
6262306a36Sopenharmony_ci	else
6362306a36Sopenharmony_ci		val |= BIT(pin);
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	writel_relaxed(val, ic->base + LPC18XX_GPIO_PIN_IC_ISEL);
6662306a36Sopenharmony_ci}
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cistatic inline void lpc18xx_gpio_pin_ic_set(struct lpc18xx_gpio_pin_ic *ic,
6962306a36Sopenharmony_ci					   u32 pin, u32 reg)
7062306a36Sopenharmony_ci{
7162306a36Sopenharmony_ci	writel_relaxed(BIT(pin), ic->base + reg);
7262306a36Sopenharmony_ci}
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic void lpc18xx_gpio_pin_ic_mask(struct irq_data *d)
7562306a36Sopenharmony_ci{
7662306a36Sopenharmony_ci	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
7762306a36Sopenharmony_ci	u32 type = irqd_get_trigger_type(d);
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	raw_spin_lock(&ic->lock);
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	if (type & IRQ_TYPE_LEVEL_MASK || type & IRQ_TYPE_EDGE_RISING)
8262306a36Sopenharmony_ci		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
8362306a36Sopenharmony_ci					LPC18XX_GPIO_PIN_IC_CIENR);
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	if (type & IRQ_TYPE_EDGE_FALLING)
8662306a36Sopenharmony_ci		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
8762306a36Sopenharmony_ci					LPC18XX_GPIO_PIN_IC_CIENF);
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	raw_spin_unlock(&ic->lock);
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	irq_chip_mask_parent(d);
9262306a36Sopenharmony_ci}
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic void lpc18xx_gpio_pin_ic_unmask(struct irq_data *d)
9562306a36Sopenharmony_ci{
9662306a36Sopenharmony_ci	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
9762306a36Sopenharmony_ci	u32 type = irqd_get_trigger_type(d);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	raw_spin_lock(&ic->lock);
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	if (type & IRQ_TYPE_LEVEL_MASK || type & IRQ_TYPE_EDGE_RISING)
10262306a36Sopenharmony_ci		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
10362306a36Sopenharmony_ci					LPC18XX_GPIO_PIN_IC_SIENR);
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	if (type & IRQ_TYPE_EDGE_FALLING)
10662306a36Sopenharmony_ci		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
10762306a36Sopenharmony_ci					LPC18XX_GPIO_PIN_IC_SIENF);
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	raw_spin_unlock(&ic->lock);
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	irq_chip_unmask_parent(d);
11262306a36Sopenharmony_ci}
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistatic void lpc18xx_gpio_pin_ic_eoi(struct irq_data *d)
11562306a36Sopenharmony_ci{
11662306a36Sopenharmony_ci	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
11762306a36Sopenharmony_ci	u32 type = irqd_get_trigger_type(d);
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ci	raw_spin_lock(&ic->lock);
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	if (type & IRQ_TYPE_EDGE_BOTH)
12262306a36Sopenharmony_ci		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
12362306a36Sopenharmony_ci					LPC18XX_GPIO_PIN_IC_IST);
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	raw_spin_unlock(&ic->lock);
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	irq_chip_eoi_parent(d);
12862306a36Sopenharmony_ci}
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic int lpc18xx_gpio_pin_ic_set_type(struct irq_data *d, unsigned int type)
13162306a36Sopenharmony_ci{
13262306a36Sopenharmony_ci	struct lpc18xx_gpio_pin_ic *ic = d->chip_data;
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	raw_spin_lock(&ic->lock);
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	if (type & IRQ_TYPE_LEVEL_HIGH) {
13762306a36Sopenharmony_ci		lpc18xx_gpio_pin_ic_isel(ic, d->hwirq, true);
13862306a36Sopenharmony_ci		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
13962306a36Sopenharmony_ci					LPC18XX_GPIO_PIN_IC_SIENF);
14062306a36Sopenharmony_ci	} else if (type & IRQ_TYPE_LEVEL_LOW) {
14162306a36Sopenharmony_ci		lpc18xx_gpio_pin_ic_isel(ic, d->hwirq, true);
14262306a36Sopenharmony_ci		lpc18xx_gpio_pin_ic_set(ic, d->hwirq,
14362306a36Sopenharmony_ci					LPC18XX_GPIO_PIN_IC_CIENF);
14462306a36Sopenharmony_ci	} else {
14562306a36Sopenharmony_ci		lpc18xx_gpio_pin_ic_isel(ic, d->hwirq, false);
14662306a36Sopenharmony_ci	}
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	raw_spin_unlock(&ic->lock);
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	return 0;
15162306a36Sopenharmony_ci}
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_cistatic struct irq_chip lpc18xx_gpio_pin_ic = {
15462306a36Sopenharmony_ci	.name		= "LPC18xx GPIO pin",
15562306a36Sopenharmony_ci	.irq_mask	= lpc18xx_gpio_pin_ic_mask,
15662306a36Sopenharmony_ci	.irq_unmask	= lpc18xx_gpio_pin_ic_unmask,
15762306a36Sopenharmony_ci	.irq_eoi	= lpc18xx_gpio_pin_ic_eoi,
15862306a36Sopenharmony_ci	.irq_set_type	= lpc18xx_gpio_pin_ic_set_type,
15962306a36Sopenharmony_ci	.flags		= IRQCHIP_SET_TYPE_MASKED,
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cistatic int lpc18xx_gpio_pin_ic_domain_alloc(struct irq_domain *domain,
16362306a36Sopenharmony_ci					    unsigned int virq,
16462306a36Sopenharmony_ci					    unsigned int nr_irqs, void *data)
16562306a36Sopenharmony_ci{
16662306a36Sopenharmony_ci	struct irq_fwspec parent_fwspec, *fwspec = data;
16762306a36Sopenharmony_ci	struct lpc18xx_gpio_pin_ic *ic = domain->host_data;
16862306a36Sopenharmony_ci	irq_hw_number_t hwirq;
16962306a36Sopenharmony_ci	int ret;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	if (nr_irqs != 1)
17262306a36Sopenharmony_ci		return -EINVAL;
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci	hwirq = fwspec->param[0];
17562306a36Sopenharmony_ci	if (hwirq >= NR_LPC18XX_GPIO_PIN_IC_IRQS)
17662306a36Sopenharmony_ci		return -EINVAL;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	/*
17962306a36Sopenharmony_ci	 * All LPC18xx/LPC43xx GPIO pin hardware interrupts are translated
18062306a36Sopenharmony_ci	 * into edge interrupts 32...39 on parent Cortex-M3/M4 NVIC
18162306a36Sopenharmony_ci	 */
18262306a36Sopenharmony_ci	parent_fwspec.fwnode = domain->parent->fwnode;
18362306a36Sopenharmony_ci	parent_fwspec.param_count = 1;
18462306a36Sopenharmony_ci	parent_fwspec.param[0] = hwirq + 32;
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	ret = irq_domain_alloc_irqs_parent(domain, virq, 1, &parent_fwspec);
18762306a36Sopenharmony_ci	if (ret < 0) {
18862306a36Sopenharmony_ci		pr_err("failed to allocate parent irq %u: %d\n",
18962306a36Sopenharmony_ci		       parent_fwspec.param[0], ret);
19062306a36Sopenharmony_ci		return ret;
19162306a36Sopenharmony_ci	}
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	return irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
19462306a36Sopenharmony_ci					     &lpc18xx_gpio_pin_ic, ic);
19562306a36Sopenharmony_ci}
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_cistatic const struct irq_domain_ops lpc18xx_gpio_pin_ic_domain_ops = {
19862306a36Sopenharmony_ci	.alloc	= lpc18xx_gpio_pin_ic_domain_alloc,
19962306a36Sopenharmony_ci	.xlate	= irq_domain_xlate_twocell,
20062306a36Sopenharmony_ci	.free	= irq_domain_free_irqs_common,
20162306a36Sopenharmony_ci};
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic int lpc18xx_gpio_pin_ic_probe(struct lpc18xx_gpio_chip *gc)
20462306a36Sopenharmony_ci{
20562306a36Sopenharmony_ci	struct device *dev = gc->gpio.parent;
20662306a36Sopenharmony_ci	struct irq_domain *parent_domain;
20762306a36Sopenharmony_ci	struct device_node *parent_node;
20862306a36Sopenharmony_ci	struct lpc18xx_gpio_pin_ic *ic;
20962306a36Sopenharmony_ci	struct resource res;
21062306a36Sopenharmony_ci	int ret, index;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	parent_node = of_irq_find_parent(dev->of_node);
21362306a36Sopenharmony_ci	if (!parent_node)
21462306a36Sopenharmony_ci		return -ENXIO;
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	parent_domain = irq_find_host(parent_node);
21762306a36Sopenharmony_ci	of_node_put(parent_node);
21862306a36Sopenharmony_ci	if (!parent_domain)
21962306a36Sopenharmony_ci		return -ENXIO;
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	ic = devm_kzalloc(dev, sizeof(*ic), GFP_KERNEL);
22262306a36Sopenharmony_ci	if (!ic)
22362306a36Sopenharmony_ci		return -ENOMEM;
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	index = of_property_match_string(dev->of_node, "reg-names",
22662306a36Sopenharmony_ci					 "gpio-pin-ic");
22762306a36Sopenharmony_ci	if (index < 0) {
22862306a36Sopenharmony_ci		ret = -ENODEV;
22962306a36Sopenharmony_ci		goto free_ic;
23062306a36Sopenharmony_ci	}
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	ret = of_address_to_resource(dev->of_node, index, &res);
23362306a36Sopenharmony_ci	if (ret < 0)
23462306a36Sopenharmony_ci		goto free_ic;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	ic->base = devm_ioremap_resource(dev, &res);
23762306a36Sopenharmony_ci	if (IS_ERR(ic->base)) {
23862306a36Sopenharmony_ci		ret = PTR_ERR(ic->base);
23962306a36Sopenharmony_ci		goto free_ic;
24062306a36Sopenharmony_ci	}
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	raw_spin_lock_init(&ic->lock);
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci	ic->domain = irq_domain_add_hierarchy(parent_domain, 0,
24562306a36Sopenharmony_ci					      NR_LPC18XX_GPIO_PIN_IC_IRQS,
24662306a36Sopenharmony_ci					      dev->of_node,
24762306a36Sopenharmony_ci					      &lpc18xx_gpio_pin_ic_domain_ops,
24862306a36Sopenharmony_ci					      ic);
24962306a36Sopenharmony_ci	if (!ic->domain) {
25062306a36Sopenharmony_ci		pr_err("unable to add irq domain\n");
25162306a36Sopenharmony_ci		ret = -ENODEV;
25262306a36Sopenharmony_ci		goto free_iomap;
25362306a36Sopenharmony_ci	}
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	gc->pin_ic = ic;
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci	return 0;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cifree_iomap:
26062306a36Sopenharmony_ci	devm_iounmap(dev, ic->base);
26162306a36Sopenharmony_cifree_ic:
26262306a36Sopenharmony_ci	devm_kfree(dev, ic);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	return ret;
26562306a36Sopenharmony_ci}
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_cistatic void lpc18xx_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
26862306a36Sopenharmony_ci{
26962306a36Sopenharmony_ci	struct lpc18xx_gpio_chip *gc = gpiochip_get_data(chip);
27062306a36Sopenharmony_ci	writeb(value ? 1 : 0, gc->base + offset);
27162306a36Sopenharmony_ci}
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_cistatic int lpc18xx_gpio_get(struct gpio_chip *chip, unsigned offset)
27462306a36Sopenharmony_ci{
27562306a36Sopenharmony_ci	struct lpc18xx_gpio_chip *gc = gpiochip_get_data(chip);
27662306a36Sopenharmony_ci	return !!readb(gc->base + offset);
27762306a36Sopenharmony_ci}
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_cistatic int lpc18xx_gpio_direction(struct gpio_chip *chip, unsigned offset,
28062306a36Sopenharmony_ci				  bool out)
28162306a36Sopenharmony_ci{
28262306a36Sopenharmony_ci	struct lpc18xx_gpio_chip *gc = gpiochip_get_data(chip);
28362306a36Sopenharmony_ci	unsigned long flags;
28462306a36Sopenharmony_ci	u32 port, pin, dir;
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	port = offset / LPC18XX_PINS_PER_PORT;
28762306a36Sopenharmony_ci	pin  = offset % LPC18XX_PINS_PER_PORT;
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	spin_lock_irqsave(&gc->lock, flags);
29062306a36Sopenharmony_ci	dir = readl(gc->base + LPC18XX_REG_DIR(port));
29162306a36Sopenharmony_ci	if (out)
29262306a36Sopenharmony_ci		dir |= BIT(pin);
29362306a36Sopenharmony_ci	else
29462306a36Sopenharmony_ci		dir &= ~BIT(pin);
29562306a36Sopenharmony_ci	writel(dir, gc->base + LPC18XX_REG_DIR(port));
29662306a36Sopenharmony_ci	spin_unlock_irqrestore(&gc->lock, flags);
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	return 0;
29962306a36Sopenharmony_ci}
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_cistatic int lpc18xx_gpio_direction_input(struct gpio_chip *chip,
30262306a36Sopenharmony_ci					unsigned offset)
30362306a36Sopenharmony_ci{
30462306a36Sopenharmony_ci	return lpc18xx_gpio_direction(chip, offset, false);
30562306a36Sopenharmony_ci}
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_cistatic int lpc18xx_gpio_direction_output(struct gpio_chip *chip,
30862306a36Sopenharmony_ci					 unsigned offset, int value)
30962306a36Sopenharmony_ci{
31062306a36Sopenharmony_ci	lpc18xx_gpio_set(chip, offset, value);
31162306a36Sopenharmony_ci	return lpc18xx_gpio_direction(chip, offset, true);
31262306a36Sopenharmony_ci}
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_cistatic const struct gpio_chip lpc18xx_chip = {
31562306a36Sopenharmony_ci	.label			= "lpc18xx/43xx-gpio",
31662306a36Sopenharmony_ci	.request		= gpiochip_generic_request,
31762306a36Sopenharmony_ci	.free			= gpiochip_generic_free,
31862306a36Sopenharmony_ci	.direction_input	= lpc18xx_gpio_direction_input,
31962306a36Sopenharmony_ci	.direction_output	= lpc18xx_gpio_direction_output,
32062306a36Sopenharmony_ci	.set			= lpc18xx_gpio_set,
32162306a36Sopenharmony_ci	.get			= lpc18xx_gpio_get,
32262306a36Sopenharmony_ci	.ngpio			= LPC18XX_MAX_PORTS * LPC18XX_PINS_PER_PORT,
32362306a36Sopenharmony_ci	.owner			= THIS_MODULE,
32462306a36Sopenharmony_ci};
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cistatic int lpc18xx_gpio_probe(struct platform_device *pdev)
32762306a36Sopenharmony_ci{
32862306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
32962306a36Sopenharmony_ci	struct lpc18xx_gpio_chip *gc;
33062306a36Sopenharmony_ci	int index, ret;
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci	gc = devm_kzalloc(dev, sizeof(*gc), GFP_KERNEL);
33362306a36Sopenharmony_ci	if (!gc)
33462306a36Sopenharmony_ci		return -ENOMEM;
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci	gc->gpio = lpc18xx_chip;
33762306a36Sopenharmony_ci	platform_set_drvdata(pdev, gc);
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	index = of_property_match_string(dev->of_node, "reg-names", "gpio");
34062306a36Sopenharmony_ci	if (index < 0) {
34162306a36Sopenharmony_ci		/* To support backward compatibility take the first resource */
34262306a36Sopenharmony_ci		gc->base = devm_platform_ioremap_resource(pdev, 0);
34362306a36Sopenharmony_ci	} else {
34462306a36Sopenharmony_ci		struct resource res;
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci		ret = of_address_to_resource(dev->of_node, index, &res);
34762306a36Sopenharmony_ci		if (ret < 0)
34862306a36Sopenharmony_ci			return ret;
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci		gc->base = devm_ioremap_resource(dev, &res);
35162306a36Sopenharmony_ci	}
35262306a36Sopenharmony_ci	if (IS_ERR(gc->base))
35362306a36Sopenharmony_ci		return PTR_ERR(gc->base);
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci	gc->clk = devm_clk_get(dev, NULL);
35662306a36Sopenharmony_ci	if (IS_ERR(gc->clk)) {
35762306a36Sopenharmony_ci		dev_err(dev, "input clock not found\n");
35862306a36Sopenharmony_ci		return PTR_ERR(gc->clk);
35962306a36Sopenharmony_ci	}
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci	ret = clk_prepare_enable(gc->clk);
36262306a36Sopenharmony_ci	if (ret) {
36362306a36Sopenharmony_ci		dev_err(dev, "unable to enable clock\n");
36462306a36Sopenharmony_ci		return ret;
36562306a36Sopenharmony_ci	}
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci	spin_lock_init(&gc->lock);
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	gc->gpio.parent = dev;
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci	ret = devm_gpiochip_add_data(dev, &gc->gpio, gc);
37262306a36Sopenharmony_ci	if (ret) {
37362306a36Sopenharmony_ci		dev_err(dev, "failed to add gpio chip\n");
37462306a36Sopenharmony_ci		clk_disable_unprepare(gc->clk);
37562306a36Sopenharmony_ci		return ret;
37662306a36Sopenharmony_ci	}
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci	/* On error GPIO pin interrupt controller just won't be registered */
37962306a36Sopenharmony_ci	lpc18xx_gpio_pin_ic_probe(gc);
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci	return 0;
38262306a36Sopenharmony_ci}
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_cistatic int lpc18xx_gpio_remove(struct platform_device *pdev)
38562306a36Sopenharmony_ci{
38662306a36Sopenharmony_ci	struct lpc18xx_gpio_chip *gc = platform_get_drvdata(pdev);
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci	if (gc->pin_ic)
38962306a36Sopenharmony_ci		irq_domain_remove(gc->pin_ic->domain);
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	clk_disable_unprepare(gc->clk);
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	return 0;
39462306a36Sopenharmony_ci}
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_cistatic const struct of_device_id lpc18xx_gpio_match[] = {
39762306a36Sopenharmony_ci	{ .compatible = "nxp,lpc1850-gpio" },
39862306a36Sopenharmony_ci	{ }
39962306a36Sopenharmony_ci};
40062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, lpc18xx_gpio_match);
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_cistatic struct platform_driver lpc18xx_gpio_driver = {
40362306a36Sopenharmony_ci	.probe	= lpc18xx_gpio_probe,
40462306a36Sopenharmony_ci	.remove	= lpc18xx_gpio_remove,
40562306a36Sopenharmony_ci	.driver	= {
40662306a36Sopenharmony_ci		.name		= "lpc18xx-gpio",
40762306a36Sopenharmony_ci		.of_match_table	= lpc18xx_gpio_match,
40862306a36Sopenharmony_ci	},
40962306a36Sopenharmony_ci};
41062306a36Sopenharmony_cimodule_platform_driver(lpc18xx_gpio_driver);
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ciMODULE_AUTHOR("Joachim Eastwood <manabian@gmail.com>");
41362306a36Sopenharmony_ciMODULE_AUTHOR("Vladimir Zapolskiy <vz@mleia.com>");
41462306a36Sopenharmony_ciMODULE_DESCRIPTION("GPIO driver for LPC18xx/43xx");
41562306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
416