162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2018 Spreadtrum Communications Inc.
462306a36Sopenharmony_ci * Copyright (C) 2018 Linaro Ltd.
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/bitops.h>
862306a36Sopenharmony_ci#include <linux/gpio/driver.h>
962306a36Sopenharmony_ci#include <linux/interrupt.h>
1062306a36Sopenharmony_ci#include <linux/kernel.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/platform_device.h>
1462306a36Sopenharmony_ci#include <linux/spinlock.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci/* EIC registers definition */
1762306a36Sopenharmony_ci#define SPRD_EIC_DBNC_DATA		0x0
1862306a36Sopenharmony_ci#define SPRD_EIC_DBNC_DMSK		0x4
1962306a36Sopenharmony_ci#define SPRD_EIC_DBNC_IEV		0x14
2062306a36Sopenharmony_ci#define SPRD_EIC_DBNC_IE		0x18
2162306a36Sopenharmony_ci#define SPRD_EIC_DBNC_RIS		0x1c
2262306a36Sopenharmony_ci#define SPRD_EIC_DBNC_MIS		0x20
2362306a36Sopenharmony_ci#define SPRD_EIC_DBNC_IC		0x24
2462306a36Sopenharmony_ci#define SPRD_EIC_DBNC_TRIG		0x28
2562306a36Sopenharmony_ci#define SPRD_EIC_DBNC_CTRL0		0x40
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define SPRD_EIC_LATCH_INTEN		0x0
2862306a36Sopenharmony_ci#define SPRD_EIC_LATCH_INTRAW		0x4
2962306a36Sopenharmony_ci#define SPRD_EIC_LATCH_INTMSK		0x8
3062306a36Sopenharmony_ci#define SPRD_EIC_LATCH_INTCLR		0xc
3162306a36Sopenharmony_ci#define SPRD_EIC_LATCH_INTPOL		0x10
3262306a36Sopenharmony_ci#define SPRD_EIC_LATCH_INTMODE		0x14
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define SPRD_EIC_ASYNC_INTIE		0x0
3562306a36Sopenharmony_ci#define SPRD_EIC_ASYNC_INTRAW		0x4
3662306a36Sopenharmony_ci#define SPRD_EIC_ASYNC_INTMSK		0x8
3762306a36Sopenharmony_ci#define SPRD_EIC_ASYNC_INTCLR		0xc
3862306a36Sopenharmony_ci#define SPRD_EIC_ASYNC_INTMODE		0x10
3962306a36Sopenharmony_ci#define SPRD_EIC_ASYNC_INTBOTH		0x14
4062306a36Sopenharmony_ci#define SPRD_EIC_ASYNC_INTPOL		0x18
4162306a36Sopenharmony_ci#define SPRD_EIC_ASYNC_DATA		0x1c
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci#define SPRD_EIC_SYNC_INTIE		0x0
4462306a36Sopenharmony_ci#define SPRD_EIC_SYNC_INTRAW		0x4
4562306a36Sopenharmony_ci#define SPRD_EIC_SYNC_INTMSK		0x8
4662306a36Sopenharmony_ci#define SPRD_EIC_SYNC_INTCLR		0xc
4762306a36Sopenharmony_ci#define SPRD_EIC_SYNC_INTMODE		0x10
4862306a36Sopenharmony_ci#define SPRD_EIC_SYNC_INTBOTH		0x14
4962306a36Sopenharmony_ci#define SPRD_EIC_SYNC_INTPOL		0x18
5062306a36Sopenharmony_ci#define SPRD_EIC_SYNC_DATA		0x1c
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci/*
5362306a36Sopenharmony_ci * The digital-chip EIC controller can support maximum 3 banks, and each bank
5462306a36Sopenharmony_ci * contains 8 EICs.
5562306a36Sopenharmony_ci */
5662306a36Sopenharmony_ci#define SPRD_EIC_MAX_BANK		3
5762306a36Sopenharmony_ci#define SPRD_EIC_PER_BANK_NR		8
5862306a36Sopenharmony_ci#define SPRD_EIC_DATA_MASK		GENMASK(7, 0)
5962306a36Sopenharmony_ci#define SPRD_EIC_BIT(x)			((x) & (SPRD_EIC_PER_BANK_NR - 1))
6062306a36Sopenharmony_ci#define SPRD_EIC_DBNC_MASK		GENMASK(11, 0)
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci/*
6362306a36Sopenharmony_ci * The Spreadtrum EIC (external interrupt controller) can be used only in
6462306a36Sopenharmony_ci * input mode to generate interrupts if detecting input signals.
6562306a36Sopenharmony_ci *
6662306a36Sopenharmony_ci * The Spreadtrum digital-chip EIC controller contains 4 sub-modules:
6762306a36Sopenharmony_ci * debounce EIC, latch EIC, async EIC and sync EIC,
6862306a36Sopenharmony_ci *
6962306a36Sopenharmony_ci * The debounce EIC is used to capture the input signals' stable status
7062306a36Sopenharmony_ci * (millisecond resolution) and a single-trigger mechanism is introduced
7162306a36Sopenharmony_ci * into this sub-module to enhance the input event detection reliability.
7262306a36Sopenharmony_ci * The debounce range is from 1ms to 4s with a step size of 1ms.
7362306a36Sopenharmony_ci *
7462306a36Sopenharmony_ci * The latch EIC is used to latch some special power down signals and
7562306a36Sopenharmony_ci * generate interrupts, since the latch EIC does not depend on the APB clock
7662306a36Sopenharmony_ci * to capture signals.
7762306a36Sopenharmony_ci *
7862306a36Sopenharmony_ci * The async EIC uses a 32k clock to capture the short signals (microsecond
7962306a36Sopenharmony_ci * resolution) to generate interrupts by level or edge trigger.
8062306a36Sopenharmony_ci *
8162306a36Sopenharmony_ci * The EIC-sync is similar with GPIO's input function, which is a synchronized
8262306a36Sopenharmony_ci * signal input register.
8362306a36Sopenharmony_ci */
8462306a36Sopenharmony_cienum sprd_eic_type {
8562306a36Sopenharmony_ci	SPRD_EIC_DEBOUNCE,
8662306a36Sopenharmony_ci	SPRD_EIC_LATCH,
8762306a36Sopenharmony_ci	SPRD_EIC_ASYNC,
8862306a36Sopenharmony_ci	SPRD_EIC_SYNC,
8962306a36Sopenharmony_ci	SPRD_EIC_MAX,
9062306a36Sopenharmony_ci};
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_cistruct sprd_eic {
9362306a36Sopenharmony_ci	struct gpio_chip chip;
9462306a36Sopenharmony_ci	void __iomem *base[SPRD_EIC_MAX_BANK];
9562306a36Sopenharmony_ci	enum sprd_eic_type type;
9662306a36Sopenharmony_ci	spinlock_t lock;
9762306a36Sopenharmony_ci	int irq;
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistruct sprd_eic_variant_data {
10162306a36Sopenharmony_ci	enum sprd_eic_type type;
10262306a36Sopenharmony_ci	u32 num_eics;
10362306a36Sopenharmony_ci};
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic const char *sprd_eic_label_name[SPRD_EIC_MAX] = {
10662306a36Sopenharmony_ci	"eic-debounce", "eic-latch", "eic-async",
10762306a36Sopenharmony_ci	"eic-sync",
10862306a36Sopenharmony_ci};
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic const struct sprd_eic_variant_data sc9860_eic_dbnc_data = {
11162306a36Sopenharmony_ci	.type = SPRD_EIC_DEBOUNCE,
11262306a36Sopenharmony_ci	.num_eics = 8,
11362306a36Sopenharmony_ci};
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_cistatic const struct sprd_eic_variant_data sc9860_eic_latch_data = {
11662306a36Sopenharmony_ci	.type = SPRD_EIC_LATCH,
11762306a36Sopenharmony_ci	.num_eics = 8,
11862306a36Sopenharmony_ci};
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_cistatic const struct sprd_eic_variant_data sc9860_eic_async_data = {
12162306a36Sopenharmony_ci	.type = SPRD_EIC_ASYNC,
12262306a36Sopenharmony_ci	.num_eics = 8,
12362306a36Sopenharmony_ci};
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistatic const struct sprd_eic_variant_data sc9860_eic_sync_data = {
12662306a36Sopenharmony_ci	.type = SPRD_EIC_SYNC,
12762306a36Sopenharmony_ci	.num_eics = 8,
12862306a36Sopenharmony_ci};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_cistatic inline void __iomem *sprd_eic_offset_base(struct sprd_eic *sprd_eic,
13162306a36Sopenharmony_ci						 unsigned int bank)
13262306a36Sopenharmony_ci{
13362306a36Sopenharmony_ci	if (bank >= SPRD_EIC_MAX_BANK)
13462306a36Sopenharmony_ci		return NULL;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	return sprd_eic->base[bank];
13762306a36Sopenharmony_ci}
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_cistatic void sprd_eic_update(struct gpio_chip *chip, unsigned int offset,
14062306a36Sopenharmony_ci			    u16 reg, unsigned int val)
14162306a36Sopenharmony_ci{
14262306a36Sopenharmony_ci	struct sprd_eic *sprd_eic = gpiochip_get_data(chip);
14362306a36Sopenharmony_ci	void __iomem *base =
14462306a36Sopenharmony_ci		sprd_eic_offset_base(sprd_eic, offset / SPRD_EIC_PER_BANK_NR);
14562306a36Sopenharmony_ci	unsigned long flags;
14662306a36Sopenharmony_ci	u32 tmp;
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	spin_lock_irqsave(&sprd_eic->lock, flags);
14962306a36Sopenharmony_ci	tmp = readl_relaxed(base + reg);
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	if (val)
15262306a36Sopenharmony_ci		tmp |= BIT(SPRD_EIC_BIT(offset));
15362306a36Sopenharmony_ci	else
15462306a36Sopenharmony_ci		tmp &= ~BIT(SPRD_EIC_BIT(offset));
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	writel_relaxed(tmp, base + reg);
15762306a36Sopenharmony_ci	spin_unlock_irqrestore(&sprd_eic->lock, flags);
15862306a36Sopenharmony_ci}
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_cistatic int sprd_eic_read(struct gpio_chip *chip, unsigned int offset, u16 reg)
16162306a36Sopenharmony_ci{
16262306a36Sopenharmony_ci	struct sprd_eic *sprd_eic = gpiochip_get_data(chip);
16362306a36Sopenharmony_ci	void __iomem *base =
16462306a36Sopenharmony_ci		sprd_eic_offset_base(sprd_eic, offset / SPRD_EIC_PER_BANK_NR);
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	return !!(readl_relaxed(base + reg) & BIT(SPRD_EIC_BIT(offset)));
16762306a36Sopenharmony_ci}
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_cistatic int sprd_eic_request(struct gpio_chip *chip, unsigned int offset)
17062306a36Sopenharmony_ci{
17162306a36Sopenharmony_ci	sprd_eic_update(chip, offset, SPRD_EIC_DBNC_DMSK, 1);
17262306a36Sopenharmony_ci	return 0;
17362306a36Sopenharmony_ci}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic void sprd_eic_free(struct gpio_chip *chip, unsigned int offset)
17662306a36Sopenharmony_ci{
17762306a36Sopenharmony_ci	sprd_eic_update(chip, offset, SPRD_EIC_DBNC_DMSK, 0);
17862306a36Sopenharmony_ci}
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic int sprd_eic_get(struct gpio_chip *chip, unsigned int offset)
18162306a36Sopenharmony_ci{
18262306a36Sopenharmony_ci	struct sprd_eic *sprd_eic = gpiochip_get_data(chip);
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	switch (sprd_eic->type) {
18562306a36Sopenharmony_ci	case SPRD_EIC_DEBOUNCE:
18662306a36Sopenharmony_ci		return sprd_eic_read(chip, offset, SPRD_EIC_DBNC_DATA);
18762306a36Sopenharmony_ci	case SPRD_EIC_ASYNC:
18862306a36Sopenharmony_ci		return sprd_eic_read(chip, offset, SPRD_EIC_ASYNC_DATA);
18962306a36Sopenharmony_ci	case SPRD_EIC_SYNC:
19062306a36Sopenharmony_ci		return sprd_eic_read(chip, offset, SPRD_EIC_SYNC_DATA);
19162306a36Sopenharmony_ci	default:
19262306a36Sopenharmony_ci		return -ENOTSUPP;
19362306a36Sopenharmony_ci	}
19462306a36Sopenharmony_ci}
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic int sprd_eic_direction_input(struct gpio_chip *chip, unsigned int offset)
19762306a36Sopenharmony_ci{
19862306a36Sopenharmony_ci	/* EICs are always input, nothing need to do here. */
19962306a36Sopenharmony_ci	return 0;
20062306a36Sopenharmony_ci}
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic void sprd_eic_set(struct gpio_chip *chip, unsigned int offset, int value)
20362306a36Sopenharmony_ci{
20462306a36Sopenharmony_ci	/* EICs are always input, nothing need to do here. */
20562306a36Sopenharmony_ci}
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_cistatic int sprd_eic_set_debounce(struct gpio_chip *chip, unsigned int offset,
20862306a36Sopenharmony_ci				 unsigned int debounce)
20962306a36Sopenharmony_ci{
21062306a36Sopenharmony_ci	struct sprd_eic *sprd_eic = gpiochip_get_data(chip);
21162306a36Sopenharmony_ci	void __iomem *base =
21262306a36Sopenharmony_ci		sprd_eic_offset_base(sprd_eic, offset / SPRD_EIC_PER_BANK_NR);
21362306a36Sopenharmony_ci	u32 reg = SPRD_EIC_DBNC_CTRL0 + SPRD_EIC_BIT(offset) * 0x4;
21462306a36Sopenharmony_ci	u32 value = readl_relaxed(base + reg) & ~SPRD_EIC_DBNC_MASK;
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	value |= (debounce / 1000) & SPRD_EIC_DBNC_MASK;
21762306a36Sopenharmony_ci	writel_relaxed(value, base + reg);
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	return 0;
22062306a36Sopenharmony_ci}
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_cistatic int sprd_eic_set_config(struct gpio_chip *chip, unsigned int offset,
22362306a36Sopenharmony_ci			       unsigned long config)
22462306a36Sopenharmony_ci{
22562306a36Sopenharmony_ci	unsigned long param = pinconf_to_config_param(config);
22662306a36Sopenharmony_ci	u32 arg = pinconf_to_config_argument(config);
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci	if (param == PIN_CONFIG_INPUT_DEBOUNCE)
22962306a36Sopenharmony_ci		return sprd_eic_set_debounce(chip, offset, arg);
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	return -ENOTSUPP;
23262306a36Sopenharmony_ci}
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_cistatic void sprd_eic_irq_mask(struct irq_data *data)
23562306a36Sopenharmony_ci{
23662306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
23762306a36Sopenharmony_ci	struct sprd_eic *sprd_eic = gpiochip_get_data(chip);
23862306a36Sopenharmony_ci	u32 offset = irqd_to_hwirq(data);
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci	switch (sprd_eic->type) {
24162306a36Sopenharmony_ci	case SPRD_EIC_DEBOUNCE:
24262306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_DBNC_IE, 0);
24362306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_DBNC_TRIG, 0);
24462306a36Sopenharmony_ci		break;
24562306a36Sopenharmony_ci	case SPRD_EIC_LATCH:
24662306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_LATCH_INTEN, 0);
24762306a36Sopenharmony_ci		break;
24862306a36Sopenharmony_ci	case SPRD_EIC_ASYNC:
24962306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTIE, 0);
25062306a36Sopenharmony_ci		break;
25162306a36Sopenharmony_ci	case SPRD_EIC_SYNC:
25262306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTIE, 0);
25362306a36Sopenharmony_ci		break;
25462306a36Sopenharmony_ci	default:
25562306a36Sopenharmony_ci		dev_err(chip->parent, "Unsupported EIC type.\n");
25662306a36Sopenharmony_ci	}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	gpiochip_disable_irq(chip, offset);
25962306a36Sopenharmony_ci}
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic void sprd_eic_irq_unmask(struct irq_data *data)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
26462306a36Sopenharmony_ci	struct sprd_eic *sprd_eic = gpiochip_get_data(chip);
26562306a36Sopenharmony_ci	u32 offset = irqd_to_hwirq(data);
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	gpiochip_enable_irq(chip, offset);
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci	switch (sprd_eic->type) {
27062306a36Sopenharmony_ci	case SPRD_EIC_DEBOUNCE:
27162306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_DBNC_IE, 1);
27262306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_DBNC_TRIG, 1);
27362306a36Sopenharmony_ci		break;
27462306a36Sopenharmony_ci	case SPRD_EIC_LATCH:
27562306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_LATCH_INTEN, 1);
27662306a36Sopenharmony_ci		break;
27762306a36Sopenharmony_ci	case SPRD_EIC_ASYNC:
27862306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTIE, 1);
27962306a36Sopenharmony_ci		break;
28062306a36Sopenharmony_ci	case SPRD_EIC_SYNC:
28162306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTIE, 1);
28262306a36Sopenharmony_ci		break;
28362306a36Sopenharmony_ci	default:
28462306a36Sopenharmony_ci		dev_err(chip->parent, "Unsupported EIC type.\n");
28562306a36Sopenharmony_ci	}
28662306a36Sopenharmony_ci}
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_cistatic void sprd_eic_irq_ack(struct irq_data *data)
28962306a36Sopenharmony_ci{
29062306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
29162306a36Sopenharmony_ci	struct sprd_eic *sprd_eic = gpiochip_get_data(chip);
29262306a36Sopenharmony_ci	u32 offset = irqd_to_hwirq(data);
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci	switch (sprd_eic->type) {
29562306a36Sopenharmony_ci	case SPRD_EIC_DEBOUNCE:
29662306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_DBNC_IC, 1);
29762306a36Sopenharmony_ci		break;
29862306a36Sopenharmony_ci	case SPRD_EIC_LATCH:
29962306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_LATCH_INTCLR, 1);
30062306a36Sopenharmony_ci		break;
30162306a36Sopenharmony_ci	case SPRD_EIC_ASYNC:
30262306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTCLR, 1);
30362306a36Sopenharmony_ci		break;
30462306a36Sopenharmony_ci	case SPRD_EIC_SYNC:
30562306a36Sopenharmony_ci		sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTCLR, 1);
30662306a36Sopenharmony_ci		break;
30762306a36Sopenharmony_ci	default:
30862306a36Sopenharmony_ci		dev_err(chip->parent, "Unsupported EIC type.\n");
30962306a36Sopenharmony_ci	}
31062306a36Sopenharmony_ci}
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic int sprd_eic_irq_set_type(struct irq_data *data, unsigned int flow_type)
31362306a36Sopenharmony_ci{
31462306a36Sopenharmony_ci	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
31562306a36Sopenharmony_ci	struct sprd_eic *sprd_eic = gpiochip_get_data(chip);
31662306a36Sopenharmony_ci	u32 offset = irqd_to_hwirq(data);
31762306a36Sopenharmony_ci	int state;
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci	switch (sprd_eic->type) {
32062306a36Sopenharmony_ci	case SPRD_EIC_DEBOUNCE:
32162306a36Sopenharmony_ci		switch (flow_type) {
32262306a36Sopenharmony_ci		case IRQ_TYPE_LEVEL_HIGH:
32362306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_DBNC_IEV, 1);
32462306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_DBNC_IC, 1);
32562306a36Sopenharmony_ci			break;
32662306a36Sopenharmony_ci		case IRQ_TYPE_LEVEL_LOW:
32762306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_DBNC_IEV, 0);
32862306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_DBNC_IC, 1);
32962306a36Sopenharmony_ci			break;
33062306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_RISING:
33162306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_FALLING:
33262306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_BOTH:
33362306a36Sopenharmony_ci			state = sprd_eic_get(chip, offset);
33462306a36Sopenharmony_ci			if (state) {
33562306a36Sopenharmony_ci				sprd_eic_update(chip, offset,
33662306a36Sopenharmony_ci						SPRD_EIC_DBNC_IEV, 0);
33762306a36Sopenharmony_ci				sprd_eic_update(chip, offset,
33862306a36Sopenharmony_ci						SPRD_EIC_DBNC_IC, 1);
33962306a36Sopenharmony_ci			} else {
34062306a36Sopenharmony_ci				sprd_eic_update(chip, offset,
34162306a36Sopenharmony_ci						SPRD_EIC_DBNC_IEV, 1);
34262306a36Sopenharmony_ci				sprd_eic_update(chip, offset,
34362306a36Sopenharmony_ci						SPRD_EIC_DBNC_IC, 1);
34462306a36Sopenharmony_ci			}
34562306a36Sopenharmony_ci			break;
34662306a36Sopenharmony_ci		default:
34762306a36Sopenharmony_ci			return -ENOTSUPP;
34862306a36Sopenharmony_ci		}
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci		irq_set_handler_locked(data, handle_level_irq);
35162306a36Sopenharmony_ci		break;
35262306a36Sopenharmony_ci	case SPRD_EIC_LATCH:
35362306a36Sopenharmony_ci		switch (flow_type) {
35462306a36Sopenharmony_ci		case IRQ_TYPE_LEVEL_HIGH:
35562306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_LATCH_INTPOL, 0);
35662306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_LATCH_INTCLR, 1);
35762306a36Sopenharmony_ci			break;
35862306a36Sopenharmony_ci		case IRQ_TYPE_LEVEL_LOW:
35962306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_LATCH_INTPOL, 1);
36062306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_LATCH_INTCLR, 1);
36162306a36Sopenharmony_ci			break;
36262306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_RISING:
36362306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_FALLING:
36462306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_BOTH:
36562306a36Sopenharmony_ci			state = sprd_eic_get(chip, offset);
36662306a36Sopenharmony_ci			if (state) {
36762306a36Sopenharmony_ci				sprd_eic_update(chip, offset,
36862306a36Sopenharmony_ci						SPRD_EIC_LATCH_INTPOL, 0);
36962306a36Sopenharmony_ci				sprd_eic_update(chip, offset,
37062306a36Sopenharmony_ci						SPRD_EIC_LATCH_INTCLR, 1);
37162306a36Sopenharmony_ci			} else {
37262306a36Sopenharmony_ci				sprd_eic_update(chip, offset,
37362306a36Sopenharmony_ci						SPRD_EIC_LATCH_INTPOL, 1);
37462306a36Sopenharmony_ci				sprd_eic_update(chip, offset,
37562306a36Sopenharmony_ci						SPRD_EIC_LATCH_INTCLR, 1);
37662306a36Sopenharmony_ci			}
37762306a36Sopenharmony_ci			break;
37862306a36Sopenharmony_ci		default:
37962306a36Sopenharmony_ci			return -ENOTSUPP;
38062306a36Sopenharmony_ci		}
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci		irq_set_handler_locked(data, handle_level_irq);
38362306a36Sopenharmony_ci		break;
38462306a36Sopenharmony_ci	case SPRD_EIC_ASYNC:
38562306a36Sopenharmony_ci		switch (flow_type) {
38662306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_RISING:
38762306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTBOTH, 0);
38862306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTMODE, 0);
38962306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTPOL, 1);
39062306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTCLR, 1);
39162306a36Sopenharmony_ci			irq_set_handler_locked(data, handle_edge_irq);
39262306a36Sopenharmony_ci			break;
39362306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_FALLING:
39462306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTBOTH, 0);
39562306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTMODE, 0);
39662306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTPOL, 0);
39762306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTCLR, 1);
39862306a36Sopenharmony_ci			irq_set_handler_locked(data, handle_edge_irq);
39962306a36Sopenharmony_ci			break;
40062306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_BOTH:
40162306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTMODE, 0);
40262306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTBOTH, 1);
40362306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTCLR, 1);
40462306a36Sopenharmony_ci			irq_set_handler_locked(data, handle_edge_irq);
40562306a36Sopenharmony_ci			break;
40662306a36Sopenharmony_ci		case IRQ_TYPE_LEVEL_HIGH:
40762306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTBOTH, 0);
40862306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTMODE, 1);
40962306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTPOL, 1);
41062306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTCLR, 1);
41162306a36Sopenharmony_ci			irq_set_handler_locked(data, handle_level_irq);
41262306a36Sopenharmony_ci			break;
41362306a36Sopenharmony_ci		case IRQ_TYPE_LEVEL_LOW:
41462306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTBOTH, 0);
41562306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTMODE, 1);
41662306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTPOL, 0);
41762306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_ASYNC_INTCLR, 1);
41862306a36Sopenharmony_ci			irq_set_handler_locked(data, handle_level_irq);
41962306a36Sopenharmony_ci			break;
42062306a36Sopenharmony_ci		default:
42162306a36Sopenharmony_ci			return -ENOTSUPP;
42262306a36Sopenharmony_ci		}
42362306a36Sopenharmony_ci		break;
42462306a36Sopenharmony_ci	case SPRD_EIC_SYNC:
42562306a36Sopenharmony_ci		switch (flow_type) {
42662306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_RISING:
42762306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTBOTH, 0);
42862306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTMODE, 0);
42962306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTPOL, 1);
43062306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTCLR, 1);
43162306a36Sopenharmony_ci			irq_set_handler_locked(data, handle_edge_irq);
43262306a36Sopenharmony_ci			break;
43362306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_FALLING:
43462306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTBOTH, 0);
43562306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTMODE, 0);
43662306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTPOL, 0);
43762306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTCLR, 1);
43862306a36Sopenharmony_ci			irq_set_handler_locked(data, handle_edge_irq);
43962306a36Sopenharmony_ci			break;
44062306a36Sopenharmony_ci		case IRQ_TYPE_EDGE_BOTH:
44162306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTMODE, 0);
44262306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTBOTH, 1);
44362306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTCLR, 1);
44462306a36Sopenharmony_ci			irq_set_handler_locked(data, handle_edge_irq);
44562306a36Sopenharmony_ci			break;
44662306a36Sopenharmony_ci		case IRQ_TYPE_LEVEL_HIGH:
44762306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTBOTH, 0);
44862306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTMODE, 1);
44962306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTPOL, 1);
45062306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTCLR, 1);
45162306a36Sopenharmony_ci			irq_set_handler_locked(data, handle_level_irq);
45262306a36Sopenharmony_ci			break;
45362306a36Sopenharmony_ci		case IRQ_TYPE_LEVEL_LOW:
45462306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTBOTH, 0);
45562306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTMODE, 1);
45662306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTPOL, 0);
45762306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_SYNC_INTCLR, 1);
45862306a36Sopenharmony_ci			irq_set_handler_locked(data, handle_level_irq);
45962306a36Sopenharmony_ci			break;
46062306a36Sopenharmony_ci		default:
46162306a36Sopenharmony_ci			return -ENOTSUPP;
46262306a36Sopenharmony_ci		}
46362306a36Sopenharmony_ci		break;
46462306a36Sopenharmony_ci	default:
46562306a36Sopenharmony_ci		dev_err(chip->parent, "Unsupported EIC type.\n");
46662306a36Sopenharmony_ci		return -ENOTSUPP;
46762306a36Sopenharmony_ci	}
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci	return 0;
47062306a36Sopenharmony_ci}
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_cistatic void sprd_eic_toggle_trigger(struct gpio_chip *chip, unsigned int irq,
47362306a36Sopenharmony_ci				    unsigned int offset)
47462306a36Sopenharmony_ci{
47562306a36Sopenharmony_ci	struct sprd_eic *sprd_eic = gpiochip_get_data(chip);
47662306a36Sopenharmony_ci	struct irq_data *data = irq_get_irq_data(irq);
47762306a36Sopenharmony_ci	u32 trigger = irqd_get_trigger_type(data);
47862306a36Sopenharmony_ci	int state, post_state;
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci	/*
48162306a36Sopenharmony_ci	 * The debounce EIC and latch EIC can only support level trigger, so we
48262306a36Sopenharmony_ci	 * can toggle the level trigger to emulate the edge trigger.
48362306a36Sopenharmony_ci	 */
48462306a36Sopenharmony_ci	if ((sprd_eic->type != SPRD_EIC_DEBOUNCE &&
48562306a36Sopenharmony_ci	     sprd_eic->type != SPRD_EIC_LATCH) ||
48662306a36Sopenharmony_ci	    !(trigger & IRQ_TYPE_EDGE_BOTH))
48762306a36Sopenharmony_ci		return;
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci	sprd_eic_irq_mask(data);
49062306a36Sopenharmony_ci	state = sprd_eic_get(chip, offset);
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_ciretry:
49362306a36Sopenharmony_ci	switch (sprd_eic->type) {
49462306a36Sopenharmony_ci	case SPRD_EIC_DEBOUNCE:
49562306a36Sopenharmony_ci		if (state)
49662306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_DBNC_IEV, 0);
49762306a36Sopenharmony_ci		else
49862306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_DBNC_IEV, 1);
49962306a36Sopenharmony_ci		break;
50062306a36Sopenharmony_ci	case SPRD_EIC_LATCH:
50162306a36Sopenharmony_ci		if (state)
50262306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_LATCH_INTPOL, 0);
50362306a36Sopenharmony_ci		else
50462306a36Sopenharmony_ci			sprd_eic_update(chip, offset, SPRD_EIC_LATCH_INTPOL, 1);
50562306a36Sopenharmony_ci		break;
50662306a36Sopenharmony_ci	default:
50762306a36Sopenharmony_ci		sprd_eic_irq_unmask(data);
50862306a36Sopenharmony_ci		return;
50962306a36Sopenharmony_ci	}
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_ci	post_state = sprd_eic_get(chip, offset);
51262306a36Sopenharmony_ci	if (state != post_state) {
51362306a36Sopenharmony_ci		dev_warn(chip->parent, "EIC level was changed.\n");
51462306a36Sopenharmony_ci		state = post_state;
51562306a36Sopenharmony_ci		goto retry;
51662306a36Sopenharmony_ci	}
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ci	sprd_eic_irq_unmask(data);
51962306a36Sopenharmony_ci}
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_cistatic int sprd_eic_match_chip_by_type(struct gpio_chip *chip, void *data)
52262306a36Sopenharmony_ci{
52362306a36Sopenharmony_ci	enum sprd_eic_type type = *(enum sprd_eic_type *)data;
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	return !strcmp(chip->label, sprd_eic_label_name[type]);
52662306a36Sopenharmony_ci}
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_cistatic void sprd_eic_handle_one_type(struct gpio_chip *chip)
52962306a36Sopenharmony_ci{
53062306a36Sopenharmony_ci	struct sprd_eic *sprd_eic = gpiochip_get_data(chip);
53162306a36Sopenharmony_ci	u32 bank, n, girq;
53262306a36Sopenharmony_ci
53362306a36Sopenharmony_ci	for (bank = 0; bank * SPRD_EIC_PER_BANK_NR < chip->ngpio; bank++) {
53462306a36Sopenharmony_ci		void __iomem *base = sprd_eic_offset_base(sprd_eic, bank);
53562306a36Sopenharmony_ci		unsigned long reg;
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_ci		switch (sprd_eic->type) {
53862306a36Sopenharmony_ci		case SPRD_EIC_DEBOUNCE:
53962306a36Sopenharmony_ci			reg = readl_relaxed(base + SPRD_EIC_DBNC_MIS) &
54062306a36Sopenharmony_ci				SPRD_EIC_DATA_MASK;
54162306a36Sopenharmony_ci			break;
54262306a36Sopenharmony_ci		case SPRD_EIC_LATCH:
54362306a36Sopenharmony_ci			reg = readl_relaxed(base + SPRD_EIC_LATCH_INTMSK) &
54462306a36Sopenharmony_ci				SPRD_EIC_DATA_MASK;
54562306a36Sopenharmony_ci			break;
54662306a36Sopenharmony_ci		case SPRD_EIC_ASYNC:
54762306a36Sopenharmony_ci			reg = readl_relaxed(base + SPRD_EIC_ASYNC_INTMSK) &
54862306a36Sopenharmony_ci				SPRD_EIC_DATA_MASK;
54962306a36Sopenharmony_ci			break;
55062306a36Sopenharmony_ci		case SPRD_EIC_SYNC:
55162306a36Sopenharmony_ci			reg = readl_relaxed(base + SPRD_EIC_SYNC_INTMSK) &
55262306a36Sopenharmony_ci				SPRD_EIC_DATA_MASK;
55362306a36Sopenharmony_ci			break;
55462306a36Sopenharmony_ci		default:
55562306a36Sopenharmony_ci			dev_err(chip->parent, "Unsupported EIC type.\n");
55662306a36Sopenharmony_ci			return;
55762306a36Sopenharmony_ci		}
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_ci		for_each_set_bit(n, &reg, SPRD_EIC_PER_BANK_NR) {
56062306a36Sopenharmony_ci			u32 offset = bank * SPRD_EIC_PER_BANK_NR + n;
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci			girq = irq_find_mapping(chip->irq.domain, offset);
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_ci			generic_handle_irq(girq);
56562306a36Sopenharmony_ci			sprd_eic_toggle_trigger(chip, girq, offset);
56662306a36Sopenharmony_ci		}
56762306a36Sopenharmony_ci	}
56862306a36Sopenharmony_ci}
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_cistatic void sprd_eic_irq_handler(struct irq_desc *desc)
57162306a36Sopenharmony_ci{
57262306a36Sopenharmony_ci	struct irq_chip *ic = irq_desc_get_chip(desc);
57362306a36Sopenharmony_ci	struct gpio_chip *chip;
57462306a36Sopenharmony_ci	enum sprd_eic_type type;
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_ci	chained_irq_enter(ic, desc);
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	/*
57962306a36Sopenharmony_ci	 * Since the digital-chip EIC 4 sub-modules (debounce, latch, async
58062306a36Sopenharmony_ci	 * and sync) share one same interrupt line, we should iterate each
58162306a36Sopenharmony_ci	 * EIC module to check if there are EIC interrupts were triggered.
58262306a36Sopenharmony_ci	 */
58362306a36Sopenharmony_ci	for (type = SPRD_EIC_DEBOUNCE; type < SPRD_EIC_MAX; type++) {
58462306a36Sopenharmony_ci		chip = gpiochip_find(&type, sprd_eic_match_chip_by_type);
58562306a36Sopenharmony_ci		if (!chip)
58662306a36Sopenharmony_ci			continue;
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_ci		sprd_eic_handle_one_type(chip);
58962306a36Sopenharmony_ci	}
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci	chained_irq_exit(ic, desc);
59262306a36Sopenharmony_ci}
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_cistatic const struct irq_chip sprd_eic_irq = {
59562306a36Sopenharmony_ci	.name		= "sprd-eic",
59662306a36Sopenharmony_ci	.irq_ack	= sprd_eic_irq_ack,
59762306a36Sopenharmony_ci	.irq_mask	= sprd_eic_irq_mask,
59862306a36Sopenharmony_ci	.irq_unmask	= sprd_eic_irq_unmask,
59962306a36Sopenharmony_ci	.irq_set_type	= sprd_eic_irq_set_type,
60062306a36Sopenharmony_ci	.flags		= IRQCHIP_SKIP_SET_WAKE | IRQCHIP_IMMUTABLE,
60162306a36Sopenharmony_ci	GPIOCHIP_IRQ_RESOURCE_HELPERS,
60262306a36Sopenharmony_ci};
60362306a36Sopenharmony_cistatic int sprd_eic_probe(struct platform_device *pdev)
60462306a36Sopenharmony_ci{
60562306a36Sopenharmony_ci	const struct sprd_eic_variant_data *pdata;
60662306a36Sopenharmony_ci	struct gpio_irq_chip *irq;
60762306a36Sopenharmony_ci	struct sprd_eic *sprd_eic;
60862306a36Sopenharmony_ci	struct resource *res;
60962306a36Sopenharmony_ci	int ret, i;
61062306a36Sopenharmony_ci
61162306a36Sopenharmony_ci	pdata = of_device_get_match_data(&pdev->dev);
61262306a36Sopenharmony_ci	if (!pdata) {
61362306a36Sopenharmony_ci		dev_err(&pdev->dev, "No matching driver data found.\n");
61462306a36Sopenharmony_ci		return -EINVAL;
61562306a36Sopenharmony_ci	}
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci	sprd_eic = devm_kzalloc(&pdev->dev, sizeof(*sprd_eic), GFP_KERNEL);
61862306a36Sopenharmony_ci	if (!sprd_eic)
61962306a36Sopenharmony_ci		return -ENOMEM;
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci	spin_lock_init(&sprd_eic->lock);
62262306a36Sopenharmony_ci	sprd_eic->type = pdata->type;
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_ci	sprd_eic->irq = platform_get_irq(pdev, 0);
62562306a36Sopenharmony_ci	if (sprd_eic->irq < 0)
62662306a36Sopenharmony_ci		return sprd_eic->irq;
62762306a36Sopenharmony_ci
62862306a36Sopenharmony_ci	for (i = 0; i < SPRD_EIC_MAX_BANK; i++) {
62962306a36Sopenharmony_ci		/*
63062306a36Sopenharmony_ci		 * We can have maximum 3 banks EICs, and each EIC has
63162306a36Sopenharmony_ci		 * its own base address. But some platform maybe only
63262306a36Sopenharmony_ci		 * have one bank EIC, thus base[1] and base[2] can be
63362306a36Sopenharmony_ci		 * optional.
63462306a36Sopenharmony_ci		 */
63562306a36Sopenharmony_ci		res = platform_get_resource(pdev, IORESOURCE_MEM, i);
63662306a36Sopenharmony_ci		if (!res)
63762306a36Sopenharmony_ci			break;
63862306a36Sopenharmony_ci
63962306a36Sopenharmony_ci		sprd_eic->base[i] = devm_ioremap_resource(&pdev->dev, res);
64062306a36Sopenharmony_ci		if (IS_ERR(sprd_eic->base[i]))
64162306a36Sopenharmony_ci			return PTR_ERR(sprd_eic->base[i]);
64262306a36Sopenharmony_ci	}
64362306a36Sopenharmony_ci
64462306a36Sopenharmony_ci	sprd_eic->chip.label = sprd_eic_label_name[sprd_eic->type];
64562306a36Sopenharmony_ci	sprd_eic->chip.ngpio = pdata->num_eics;
64662306a36Sopenharmony_ci	sprd_eic->chip.base = -1;
64762306a36Sopenharmony_ci	sprd_eic->chip.parent = &pdev->dev;
64862306a36Sopenharmony_ci	sprd_eic->chip.direction_input = sprd_eic_direction_input;
64962306a36Sopenharmony_ci	switch (sprd_eic->type) {
65062306a36Sopenharmony_ci	case SPRD_EIC_DEBOUNCE:
65162306a36Sopenharmony_ci		sprd_eic->chip.request = sprd_eic_request;
65262306a36Sopenharmony_ci		sprd_eic->chip.free = sprd_eic_free;
65362306a36Sopenharmony_ci		sprd_eic->chip.set_config = sprd_eic_set_config;
65462306a36Sopenharmony_ci		sprd_eic->chip.set = sprd_eic_set;
65562306a36Sopenharmony_ci		fallthrough;
65662306a36Sopenharmony_ci	case SPRD_EIC_ASYNC:
65762306a36Sopenharmony_ci	case SPRD_EIC_SYNC:
65862306a36Sopenharmony_ci		sprd_eic->chip.get = sprd_eic_get;
65962306a36Sopenharmony_ci		break;
66062306a36Sopenharmony_ci	case SPRD_EIC_LATCH:
66162306a36Sopenharmony_ci	default:
66262306a36Sopenharmony_ci		break;
66362306a36Sopenharmony_ci	}
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_ci	irq = &sprd_eic->chip.irq;
66662306a36Sopenharmony_ci	gpio_irq_chip_set_chip(irq, &sprd_eic_irq);
66762306a36Sopenharmony_ci	irq->handler = handle_bad_irq;
66862306a36Sopenharmony_ci	irq->default_type = IRQ_TYPE_NONE;
66962306a36Sopenharmony_ci	irq->parent_handler = sprd_eic_irq_handler;
67062306a36Sopenharmony_ci	irq->parent_handler_data = sprd_eic;
67162306a36Sopenharmony_ci	irq->num_parents = 1;
67262306a36Sopenharmony_ci	irq->parents = &sprd_eic->irq;
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_ci	ret = devm_gpiochip_add_data(&pdev->dev, &sprd_eic->chip, sprd_eic);
67562306a36Sopenharmony_ci	if (ret < 0) {
67662306a36Sopenharmony_ci		dev_err(&pdev->dev, "Could not register gpiochip %d.\n", ret);
67762306a36Sopenharmony_ci		return ret;
67862306a36Sopenharmony_ci	}
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	return 0;
68162306a36Sopenharmony_ci}
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_cistatic const struct of_device_id sprd_eic_of_match[] = {
68462306a36Sopenharmony_ci	{
68562306a36Sopenharmony_ci		.compatible = "sprd,sc9860-eic-debounce",
68662306a36Sopenharmony_ci		.data = &sc9860_eic_dbnc_data,
68762306a36Sopenharmony_ci	},
68862306a36Sopenharmony_ci	{
68962306a36Sopenharmony_ci		.compatible = "sprd,sc9860-eic-latch",
69062306a36Sopenharmony_ci		.data = &sc9860_eic_latch_data,
69162306a36Sopenharmony_ci	},
69262306a36Sopenharmony_ci	{
69362306a36Sopenharmony_ci		.compatible = "sprd,sc9860-eic-async",
69462306a36Sopenharmony_ci		.data = &sc9860_eic_async_data,
69562306a36Sopenharmony_ci	},
69662306a36Sopenharmony_ci	{
69762306a36Sopenharmony_ci		.compatible = "sprd,sc9860-eic-sync",
69862306a36Sopenharmony_ci		.data = &sc9860_eic_sync_data,
69962306a36Sopenharmony_ci	},
70062306a36Sopenharmony_ci	{
70162306a36Sopenharmony_ci		/* end of list */
70262306a36Sopenharmony_ci	}
70362306a36Sopenharmony_ci};
70462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, sprd_eic_of_match);
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_cistatic struct platform_driver sprd_eic_driver = {
70762306a36Sopenharmony_ci	.probe = sprd_eic_probe,
70862306a36Sopenharmony_ci	.driver = {
70962306a36Sopenharmony_ci		.name = "sprd-eic",
71062306a36Sopenharmony_ci		.of_match_table	= sprd_eic_of_match,
71162306a36Sopenharmony_ci	},
71262306a36Sopenharmony_ci};
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_cimodule_platform_driver(sprd_eic_driver);
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_ciMODULE_DESCRIPTION("Spreadtrum EIC driver");
71762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
718