162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * AMD CS5535/CS5536 GPIO driver
462306a36Sopenharmony_ci * Copyright (C) 2006  Advanced Micro Devices, Inc.
562306a36Sopenharmony_ci * Copyright (C) 2007-2009  Andres Salomon <dilinger@collabora.co.uk>
662306a36Sopenharmony_ci */
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci#include <linux/kernel.h>
962306a36Sopenharmony_ci#include <linux/spinlock.h>
1062306a36Sopenharmony_ci#include <linux/module.h>
1162306a36Sopenharmony_ci#include <linux/platform_device.h>
1262306a36Sopenharmony_ci#include <linux/gpio/driver.h>
1362306a36Sopenharmony_ci#include <linux/io.h>
1462306a36Sopenharmony_ci#include <linux/cs5535.h>
1562306a36Sopenharmony_ci#include <asm/msr.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#define DRV_NAME "cs5535-gpio"
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci/*
2062306a36Sopenharmony_ci * Some GPIO pins
2162306a36Sopenharmony_ci *  31-29,23 : reserved (always mask out)
2262306a36Sopenharmony_ci *  28       : Power Button
2362306a36Sopenharmony_ci *  26       : PME#
2462306a36Sopenharmony_ci *  22-16    : LPC
2562306a36Sopenharmony_ci *  14,15    : SMBus
2662306a36Sopenharmony_ci *  9,8      : UART1
2762306a36Sopenharmony_ci *  7        : PCI INTB
2862306a36Sopenharmony_ci *  3,4      : UART2/DDC
2962306a36Sopenharmony_ci *  2        : IDE_IRQ0
3062306a36Sopenharmony_ci *  1        : AC_BEEP
3162306a36Sopenharmony_ci *  0        : PCI INTA
3262306a36Sopenharmony_ci *
3362306a36Sopenharmony_ci * If a mask was not specified, allow all except
3462306a36Sopenharmony_ci * reserved and Power Button
3562306a36Sopenharmony_ci */
3662306a36Sopenharmony_ci#define GPIO_DEFAULT_MASK 0x0F7FFFFF
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_cistatic ulong mask = GPIO_DEFAULT_MASK;
3962306a36Sopenharmony_cimodule_param_named(mask, mask, ulong, 0444);
4062306a36Sopenharmony_ciMODULE_PARM_DESC(mask, "GPIO channel mask.");
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/*
4362306a36Sopenharmony_ci * FIXME: convert this singleton driver to use the state container
4462306a36Sopenharmony_ci * design pattern, see Documentation/driver-api/driver-model/design-patterns.rst
4562306a36Sopenharmony_ci */
4662306a36Sopenharmony_cistatic struct cs5535_gpio_chip {
4762306a36Sopenharmony_ci	struct gpio_chip chip;
4862306a36Sopenharmony_ci	resource_size_t base;
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	struct platform_device *pdev;
5162306a36Sopenharmony_ci	spinlock_t lock;
5262306a36Sopenharmony_ci} cs5535_gpio_chip;
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci/*
5562306a36Sopenharmony_ci * The CS5535/CS5536 GPIOs support a number of extra features not defined
5662306a36Sopenharmony_ci * by the gpio_chip API, so these are exported.  For a full list of the
5762306a36Sopenharmony_ci * registers, see include/linux/cs5535.h.
5862306a36Sopenharmony_ci */
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic void errata_outl(struct cs5535_gpio_chip *chip, u32 val,
6162306a36Sopenharmony_ci		unsigned int reg)
6262306a36Sopenharmony_ci{
6362306a36Sopenharmony_ci	unsigned long addr = chip->base + 0x80 + reg;
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	/*
6662306a36Sopenharmony_ci	 * According to the CS5536 errata (#36), after suspend
6762306a36Sopenharmony_ci	 * a write to the high bank GPIO register will clear all
6862306a36Sopenharmony_ci	 * non-selected bits; the recommended workaround is a
6962306a36Sopenharmony_ci	 * read-modify-write operation.
7062306a36Sopenharmony_ci	 *
7162306a36Sopenharmony_ci	 * Don't apply this errata to the edge status GPIOs, as writing
7262306a36Sopenharmony_ci	 * to their lower bits will clear them.
7362306a36Sopenharmony_ci	 */
7462306a36Sopenharmony_ci	if (reg != GPIO_POSITIVE_EDGE_STS && reg != GPIO_NEGATIVE_EDGE_STS) {
7562306a36Sopenharmony_ci		if (val & 0xffff)
7662306a36Sopenharmony_ci			val |= (inl(addr) & 0xffff); /* ignore the high bits */
7762306a36Sopenharmony_ci		else
7862306a36Sopenharmony_ci			val |= (inl(addr) ^ (val >> 16));
7962306a36Sopenharmony_ci	}
8062306a36Sopenharmony_ci	outl(val, addr);
8162306a36Sopenharmony_ci}
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cistatic void __cs5535_gpio_set(struct cs5535_gpio_chip *chip, unsigned offset,
8462306a36Sopenharmony_ci		unsigned int reg)
8562306a36Sopenharmony_ci{
8662306a36Sopenharmony_ci	if (offset < 16)
8762306a36Sopenharmony_ci		/* low bank register */
8862306a36Sopenharmony_ci		outl(1 << offset, chip->base + reg);
8962306a36Sopenharmony_ci	else
9062306a36Sopenharmony_ci		/* high bank register */
9162306a36Sopenharmony_ci		errata_outl(chip, 1 << (offset - 16), reg);
9262306a36Sopenharmony_ci}
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_civoid cs5535_gpio_set(unsigned offset, unsigned int reg)
9562306a36Sopenharmony_ci{
9662306a36Sopenharmony_ci	struct cs5535_gpio_chip *chip = &cs5535_gpio_chip;
9762306a36Sopenharmony_ci	unsigned long flags;
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
10062306a36Sopenharmony_ci	__cs5535_gpio_set(chip, offset, reg);
10162306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
10262306a36Sopenharmony_ci}
10362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cs5535_gpio_set);
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic void __cs5535_gpio_clear(struct cs5535_gpio_chip *chip, unsigned offset,
10662306a36Sopenharmony_ci		unsigned int reg)
10762306a36Sopenharmony_ci{
10862306a36Sopenharmony_ci	if (offset < 16)
10962306a36Sopenharmony_ci		/* low bank register */
11062306a36Sopenharmony_ci		outl(1 << (offset + 16), chip->base + reg);
11162306a36Sopenharmony_ci	else
11262306a36Sopenharmony_ci		/* high bank register */
11362306a36Sopenharmony_ci		errata_outl(chip, 1 << offset, reg);
11462306a36Sopenharmony_ci}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_civoid cs5535_gpio_clear(unsigned offset, unsigned int reg)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	struct cs5535_gpio_chip *chip = &cs5535_gpio_chip;
11962306a36Sopenharmony_ci	unsigned long flags;
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
12262306a36Sopenharmony_ci	__cs5535_gpio_clear(chip, offset, reg);
12362306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
12462306a36Sopenharmony_ci}
12562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cs5535_gpio_clear);
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ciint cs5535_gpio_isset(unsigned offset, unsigned int reg)
12862306a36Sopenharmony_ci{
12962306a36Sopenharmony_ci	struct cs5535_gpio_chip *chip = &cs5535_gpio_chip;
13062306a36Sopenharmony_ci	unsigned long flags;
13162306a36Sopenharmony_ci	long val;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
13462306a36Sopenharmony_ci	if (offset < 16)
13562306a36Sopenharmony_ci		/* low bank register */
13662306a36Sopenharmony_ci		val = inl(chip->base + reg);
13762306a36Sopenharmony_ci	else {
13862306a36Sopenharmony_ci		/* high bank register */
13962306a36Sopenharmony_ci		val = inl(chip->base + 0x80 + reg);
14062306a36Sopenharmony_ci		offset -= 16;
14162306a36Sopenharmony_ci	}
14262306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	return (val & (1 << offset)) ? 1 : 0;
14562306a36Sopenharmony_ci}
14662306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cs5535_gpio_isset);
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ciint cs5535_gpio_set_irq(unsigned group, unsigned irq)
14962306a36Sopenharmony_ci{
15062306a36Sopenharmony_ci	uint32_t lo, hi;
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	if (group > 7 || irq > 15)
15362306a36Sopenharmony_ci		return -EINVAL;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	rdmsr(MSR_PIC_ZSEL_HIGH, lo, hi);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	lo &= ~(0xF << (group * 4));
15862306a36Sopenharmony_ci	lo |= (irq & 0xF) << (group * 4);
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	wrmsr(MSR_PIC_ZSEL_HIGH, lo, hi);
16162306a36Sopenharmony_ci	return 0;
16262306a36Sopenharmony_ci}
16362306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cs5535_gpio_set_irq);
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_civoid cs5535_gpio_setup_event(unsigned offset, int pair, int pme)
16662306a36Sopenharmony_ci{
16762306a36Sopenharmony_ci	struct cs5535_gpio_chip *chip = &cs5535_gpio_chip;
16862306a36Sopenharmony_ci	uint32_t shift = (offset % 8) * 4;
16962306a36Sopenharmony_ci	unsigned long flags;
17062306a36Sopenharmony_ci	uint32_t val;
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	if (offset >= 24)
17362306a36Sopenharmony_ci		offset = GPIO_MAP_W;
17462306a36Sopenharmony_ci	else if (offset >= 16)
17562306a36Sopenharmony_ci		offset = GPIO_MAP_Z;
17662306a36Sopenharmony_ci	else if (offset >= 8)
17762306a36Sopenharmony_ci		offset = GPIO_MAP_Y;
17862306a36Sopenharmony_ci	else
17962306a36Sopenharmony_ci		offset = GPIO_MAP_X;
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
18262306a36Sopenharmony_ci	val = inl(chip->base + offset);
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	/* Clear whatever was there before */
18562306a36Sopenharmony_ci	val &= ~(0xF << shift);
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	/* Set the new value */
18862306a36Sopenharmony_ci	val |= ((pair & 7) << shift);
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	/* Set the PME bit if this is a PME event */
19162306a36Sopenharmony_ci	if (pme)
19262306a36Sopenharmony_ci		val |= (1 << (shift + 3));
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	outl(val, chip->base + offset);
19562306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
19662306a36Sopenharmony_ci}
19762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(cs5535_gpio_setup_event);
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci/*
20062306a36Sopenharmony_ci * Generic gpio_chip API support.
20162306a36Sopenharmony_ci */
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic int chip_gpio_request(struct gpio_chip *c, unsigned offset)
20462306a36Sopenharmony_ci{
20562306a36Sopenharmony_ci	struct cs5535_gpio_chip *chip = gpiochip_get_data(c);
20662306a36Sopenharmony_ci	unsigned long flags;
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	/* check if this pin is available */
21162306a36Sopenharmony_ci	if ((mask & (1 << offset)) == 0) {
21262306a36Sopenharmony_ci		dev_info(&chip->pdev->dev,
21362306a36Sopenharmony_ci			"pin %u is not available (check mask)\n", offset);
21462306a36Sopenharmony_ci		spin_unlock_irqrestore(&chip->lock, flags);
21562306a36Sopenharmony_ci		return -EINVAL;
21662306a36Sopenharmony_ci	}
21762306a36Sopenharmony_ci
21862306a36Sopenharmony_ci	/* disable output aux 1 & 2 on this pin */
21962306a36Sopenharmony_ci	__cs5535_gpio_clear(chip, offset, GPIO_OUTPUT_AUX1);
22062306a36Sopenharmony_ci	__cs5535_gpio_clear(chip, offset, GPIO_OUTPUT_AUX2);
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	/* disable input aux 1 on this pin */
22362306a36Sopenharmony_ci	__cs5535_gpio_clear(chip, offset, GPIO_INPUT_AUX1);
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	return 0;
22862306a36Sopenharmony_ci}
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic int chip_gpio_get(struct gpio_chip *chip, unsigned offset)
23162306a36Sopenharmony_ci{
23262306a36Sopenharmony_ci	return cs5535_gpio_isset(offset, GPIO_READ_BACK);
23362306a36Sopenharmony_ci}
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic void chip_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
23662306a36Sopenharmony_ci{
23762306a36Sopenharmony_ci	if (val)
23862306a36Sopenharmony_ci		cs5535_gpio_set(offset, GPIO_OUTPUT_VAL);
23962306a36Sopenharmony_ci	else
24062306a36Sopenharmony_ci		cs5535_gpio_clear(offset, GPIO_OUTPUT_VAL);
24162306a36Sopenharmony_ci}
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_cistatic int chip_direction_input(struct gpio_chip *c, unsigned offset)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	struct cs5535_gpio_chip *chip = gpiochip_get_data(c);
24662306a36Sopenharmony_ci	unsigned long flags;
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
24962306a36Sopenharmony_ci	__cs5535_gpio_set(chip, offset, GPIO_INPUT_ENABLE);
25062306a36Sopenharmony_ci	__cs5535_gpio_clear(chip, offset, GPIO_OUTPUT_ENABLE);
25162306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	return 0;
25462306a36Sopenharmony_ci}
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_cistatic int chip_direction_output(struct gpio_chip *c, unsigned offset, int val)
25762306a36Sopenharmony_ci{
25862306a36Sopenharmony_ci	struct cs5535_gpio_chip *chip = gpiochip_get_data(c);
25962306a36Sopenharmony_ci	unsigned long flags;
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	spin_lock_irqsave(&chip->lock, flags);
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	__cs5535_gpio_set(chip, offset, GPIO_INPUT_ENABLE);
26462306a36Sopenharmony_ci	__cs5535_gpio_set(chip, offset, GPIO_OUTPUT_ENABLE);
26562306a36Sopenharmony_ci	if (val)
26662306a36Sopenharmony_ci		__cs5535_gpio_set(chip, offset, GPIO_OUTPUT_VAL);
26762306a36Sopenharmony_ci	else
26862306a36Sopenharmony_ci		__cs5535_gpio_clear(chip, offset, GPIO_OUTPUT_VAL);
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	spin_unlock_irqrestore(&chip->lock, flags);
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	return 0;
27362306a36Sopenharmony_ci}
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic const char * const cs5535_gpio_names[] = {
27662306a36Sopenharmony_ci	"GPIO0", "GPIO1", "GPIO2", "GPIO3",
27762306a36Sopenharmony_ci	"GPIO4", "GPIO5", "GPIO6", "GPIO7",
27862306a36Sopenharmony_ci	"GPIO8", "GPIO9", "GPIO10", "GPIO11",
27962306a36Sopenharmony_ci	"GPIO12", "GPIO13", "GPIO14", "GPIO15",
28062306a36Sopenharmony_ci	"GPIO16", "GPIO17", "GPIO18", "GPIO19",
28162306a36Sopenharmony_ci	"GPIO20", "GPIO21", "GPIO22", NULL,
28262306a36Sopenharmony_ci	"GPIO24", "GPIO25", "GPIO26", "GPIO27",
28362306a36Sopenharmony_ci	"GPIO28", NULL, NULL, NULL,
28462306a36Sopenharmony_ci};
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_cistatic struct cs5535_gpio_chip cs5535_gpio_chip = {
28762306a36Sopenharmony_ci	.chip = {
28862306a36Sopenharmony_ci		.owner = THIS_MODULE,
28962306a36Sopenharmony_ci		.label = DRV_NAME,
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci		.base = 0,
29262306a36Sopenharmony_ci		.ngpio = 32,
29362306a36Sopenharmony_ci		.names = cs5535_gpio_names,
29462306a36Sopenharmony_ci		.request = chip_gpio_request,
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci		.get = chip_gpio_get,
29762306a36Sopenharmony_ci		.set = chip_gpio_set,
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci		.direction_input = chip_direction_input,
30062306a36Sopenharmony_ci		.direction_output = chip_direction_output,
30162306a36Sopenharmony_ci	},
30262306a36Sopenharmony_ci};
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_cistatic int cs5535_gpio_probe(struct platform_device *pdev)
30562306a36Sopenharmony_ci{
30662306a36Sopenharmony_ci	struct resource *res;
30762306a36Sopenharmony_ci	int err = -EIO;
30862306a36Sopenharmony_ci	ulong mask_orig = mask;
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	/* There are two ways to get the GPIO base address; one is by
31162306a36Sopenharmony_ci	 * fetching it from MSR_LBAR_GPIO, the other is by reading the
31262306a36Sopenharmony_ci	 * PCI BAR info.  The latter method is easier (especially across
31362306a36Sopenharmony_ci	 * different architectures), so we'll stick with that for now.  If
31462306a36Sopenharmony_ci	 * it turns out to be unreliable in the face of crappy BIOSes, we
31562306a36Sopenharmony_ci	 * can always go back to using MSRs.. */
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
31862306a36Sopenharmony_ci	if (!res) {
31962306a36Sopenharmony_ci		dev_err(&pdev->dev, "can't fetch device resource info\n");
32062306a36Sopenharmony_ci		return err;
32162306a36Sopenharmony_ci	}
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	if (!devm_request_region(&pdev->dev, res->start, resource_size(res),
32462306a36Sopenharmony_ci				 pdev->name)) {
32562306a36Sopenharmony_ci		dev_err(&pdev->dev, "can't request region\n");
32662306a36Sopenharmony_ci		return err;
32762306a36Sopenharmony_ci	}
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci	/* set up the driver-specific struct */
33062306a36Sopenharmony_ci	cs5535_gpio_chip.base = res->start;
33162306a36Sopenharmony_ci	cs5535_gpio_chip.pdev = pdev;
33262306a36Sopenharmony_ci	spin_lock_init(&cs5535_gpio_chip.lock);
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci	dev_info(&pdev->dev, "reserved resource region %pR\n", res);
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci	/* mask out reserved pins */
33762306a36Sopenharmony_ci	mask &= 0x1F7FFFFF;
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	/* do not allow pin 28, Power Button, as there's special handling
34062306a36Sopenharmony_ci	 * in the PMC needed. (note 12, p. 48) */
34162306a36Sopenharmony_ci	mask &= ~(1 << 28);
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	if (mask_orig != mask)
34462306a36Sopenharmony_ci		dev_info(&pdev->dev, "mask changed from 0x%08lX to 0x%08lX\n",
34562306a36Sopenharmony_ci				mask_orig, mask);
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci	/* finally, register with the generic GPIO API */
34862306a36Sopenharmony_ci	return devm_gpiochip_add_data(&pdev->dev, &cs5535_gpio_chip.chip,
34962306a36Sopenharmony_ci				      &cs5535_gpio_chip);
35062306a36Sopenharmony_ci}
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_cistatic struct platform_driver cs5535_gpio_driver = {
35362306a36Sopenharmony_ci	.driver = {
35462306a36Sopenharmony_ci		.name = DRV_NAME,
35562306a36Sopenharmony_ci	},
35662306a36Sopenharmony_ci	.probe = cs5535_gpio_probe,
35762306a36Sopenharmony_ci};
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_cimodule_platform_driver(cs5535_gpio_driver);
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ciMODULE_AUTHOR("Andres Salomon <dilinger@queued.net>");
36262306a36Sopenharmony_ciMODULE_DESCRIPTION("AMD CS5535/CS5536 GPIO driver");
36362306a36Sopenharmony_ciMODULE_LICENSE("GPL");
36462306a36Sopenharmony_ciMODULE_ALIAS("platform:" DRV_NAME);
365