162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci// 362306a36Sopenharmony_ci// Synopsys CREG (Control REGisters) GPIO driver 462306a36Sopenharmony_ci// 562306a36Sopenharmony_ci// Copyright (C) 2018 Synopsys 662306a36Sopenharmony_ci// Author: Eugeniy Paltsev <Eugeniy.Paltsev@synopsys.com> 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/gpio/driver.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci#include <linux/platform_device.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#define MAX_GPIO 32 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_cistruct creg_layout { 1662306a36Sopenharmony_ci u8 ngpio; 1762306a36Sopenharmony_ci u8 shift[MAX_GPIO]; 1862306a36Sopenharmony_ci u8 on[MAX_GPIO]; 1962306a36Sopenharmony_ci u8 off[MAX_GPIO]; 2062306a36Sopenharmony_ci u8 bit_per_gpio[MAX_GPIO]; 2162306a36Sopenharmony_ci}; 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistruct creg_gpio { 2462306a36Sopenharmony_ci struct gpio_chip gc; 2562306a36Sopenharmony_ci void __iomem *regs; 2662306a36Sopenharmony_ci spinlock_t lock; 2762306a36Sopenharmony_ci const struct creg_layout *layout; 2862306a36Sopenharmony_ci}; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cistatic void creg_gpio_set(struct gpio_chip *gc, unsigned int offset, int val) 3162306a36Sopenharmony_ci{ 3262306a36Sopenharmony_ci struct creg_gpio *hcg = gpiochip_get_data(gc); 3362306a36Sopenharmony_ci const struct creg_layout *layout = hcg->layout; 3462306a36Sopenharmony_ci u32 reg, reg_shift, value; 3562306a36Sopenharmony_ci unsigned long flags; 3662306a36Sopenharmony_ci int i; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci value = val ? hcg->layout->on[offset] : hcg->layout->off[offset]; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci reg_shift = layout->shift[offset]; 4162306a36Sopenharmony_ci for (i = 0; i < offset; i++) 4262306a36Sopenharmony_ci reg_shift += layout->bit_per_gpio[i] + layout->shift[i]; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci spin_lock_irqsave(&hcg->lock, flags); 4562306a36Sopenharmony_ci reg = readl(hcg->regs); 4662306a36Sopenharmony_ci reg &= ~(GENMASK(layout->bit_per_gpio[i] - 1, 0) << reg_shift); 4762306a36Sopenharmony_ci reg |= (value << reg_shift); 4862306a36Sopenharmony_ci writel(reg, hcg->regs); 4962306a36Sopenharmony_ci spin_unlock_irqrestore(&hcg->lock, flags); 5062306a36Sopenharmony_ci} 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cistatic int creg_gpio_dir_out(struct gpio_chip *gc, unsigned int offset, int val) 5362306a36Sopenharmony_ci{ 5462306a36Sopenharmony_ci creg_gpio_set(gc, offset, val); 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci return 0; 5762306a36Sopenharmony_ci} 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cistatic int creg_gpio_validate_pg(struct device *dev, struct creg_gpio *hcg, 6062306a36Sopenharmony_ci int i) 6162306a36Sopenharmony_ci{ 6262306a36Sopenharmony_ci const struct creg_layout *layout = hcg->layout; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci if (layout->bit_per_gpio[i] < 1 || layout->bit_per_gpio[i] > 8) 6562306a36Sopenharmony_ci return -EINVAL; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci /* Check that on value fits its placeholder */ 6862306a36Sopenharmony_ci if (GENMASK(31, layout->bit_per_gpio[i]) & layout->on[i]) 6962306a36Sopenharmony_ci return -EINVAL; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci /* Check that off value fits its placeholder */ 7262306a36Sopenharmony_ci if (GENMASK(31, layout->bit_per_gpio[i]) & layout->off[i]) 7362306a36Sopenharmony_ci return -EINVAL; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci if (layout->on[i] == layout->off[i]) 7662306a36Sopenharmony_ci return -EINVAL; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci return 0; 7962306a36Sopenharmony_ci} 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_cistatic int creg_gpio_validate(struct device *dev, struct creg_gpio *hcg, 8262306a36Sopenharmony_ci u32 ngpios) 8362306a36Sopenharmony_ci{ 8462306a36Sopenharmony_ci u32 reg_len = 0; 8562306a36Sopenharmony_ci int i; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci if (hcg->layout->ngpio < 1 || hcg->layout->ngpio > MAX_GPIO) 8862306a36Sopenharmony_ci return -EINVAL; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci if (ngpios < 1 || ngpios > hcg->layout->ngpio) { 9162306a36Sopenharmony_ci dev_err(dev, "ngpios must be in [1:%u]\n", hcg->layout->ngpio); 9262306a36Sopenharmony_ci return -EINVAL; 9362306a36Sopenharmony_ci } 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci for (i = 0; i < hcg->layout->ngpio; i++) { 9662306a36Sopenharmony_ci if (creg_gpio_validate_pg(dev, hcg, i)) 9762306a36Sopenharmony_ci return -EINVAL; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci reg_len += hcg->layout->shift[i] + hcg->layout->bit_per_gpio[i]; 10062306a36Sopenharmony_ci } 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci /* Check that we fit in 32 bit register */ 10362306a36Sopenharmony_ci if (reg_len > 32) 10462306a36Sopenharmony_ci return -EINVAL; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci return 0; 10762306a36Sopenharmony_ci} 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic const struct creg_layout hsdk_cs_ctl = { 11062306a36Sopenharmony_ci .ngpio = 10, 11162306a36Sopenharmony_ci .shift = { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 }, 11262306a36Sopenharmony_ci .off = { 2, 2, 2, 2, 2, 2, 2, 2, 2, 2 }, 11362306a36Sopenharmony_ci .on = { 3, 3, 3, 3, 3, 3, 3, 3, 3, 3 }, 11462306a36Sopenharmony_ci .bit_per_gpio = { 2, 2, 2, 2, 2, 2, 2, 2, 2, 2 } 11562306a36Sopenharmony_ci}; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic const struct creg_layout axs10x_flsh_cs_ctl = { 11862306a36Sopenharmony_ci .ngpio = 1, 11962306a36Sopenharmony_ci .shift = { 0 }, 12062306a36Sopenharmony_ci .off = { 1 }, 12162306a36Sopenharmony_ci .on = { 3 }, 12262306a36Sopenharmony_ci .bit_per_gpio = { 2 } 12362306a36Sopenharmony_ci}; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic const struct of_device_id creg_gpio_ids[] = { 12662306a36Sopenharmony_ci { 12762306a36Sopenharmony_ci .compatible = "snps,creg-gpio-axs10x", 12862306a36Sopenharmony_ci .data = &axs10x_flsh_cs_ctl 12962306a36Sopenharmony_ci }, { 13062306a36Sopenharmony_ci .compatible = "snps,creg-gpio-hsdk", 13162306a36Sopenharmony_ci .data = &hsdk_cs_ctl 13262306a36Sopenharmony_ci }, { /* sentinel */ } 13362306a36Sopenharmony_ci}; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic int creg_gpio_probe(struct platform_device *pdev) 13662306a36Sopenharmony_ci{ 13762306a36Sopenharmony_ci const struct of_device_id *match; 13862306a36Sopenharmony_ci struct device *dev = &pdev->dev; 13962306a36Sopenharmony_ci struct creg_gpio *hcg; 14062306a36Sopenharmony_ci u32 ngpios; 14162306a36Sopenharmony_ci int ret; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci hcg = devm_kzalloc(dev, sizeof(struct creg_gpio), GFP_KERNEL); 14462306a36Sopenharmony_ci if (!hcg) 14562306a36Sopenharmony_ci return -ENOMEM; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci hcg->regs = devm_platform_ioremap_resource(pdev, 0); 14862306a36Sopenharmony_ci if (IS_ERR(hcg->regs)) 14962306a36Sopenharmony_ci return PTR_ERR(hcg->regs); 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci match = of_match_node(creg_gpio_ids, pdev->dev.of_node); 15262306a36Sopenharmony_ci hcg->layout = match->data; 15362306a36Sopenharmony_ci if (!hcg->layout) 15462306a36Sopenharmony_ci return -EINVAL; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci ret = of_property_read_u32(dev->of_node, "ngpios", &ngpios); 15762306a36Sopenharmony_ci if (ret) 15862306a36Sopenharmony_ci return ret; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci ret = creg_gpio_validate(dev, hcg, ngpios); 16162306a36Sopenharmony_ci if (ret) 16262306a36Sopenharmony_ci return ret; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci spin_lock_init(&hcg->lock); 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci hcg->gc.parent = dev; 16762306a36Sopenharmony_ci hcg->gc.label = dev_name(dev); 16862306a36Sopenharmony_ci hcg->gc.base = -1; 16962306a36Sopenharmony_ci hcg->gc.ngpio = ngpios; 17062306a36Sopenharmony_ci hcg->gc.set = creg_gpio_set; 17162306a36Sopenharmony_ci hcg->gc.direction_output = creg_gpio_dir_out; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci ret = devm_gpiochip_add_data(dev, &hcg->gc, hcg); 17462306a36Sopenharmony_ci if (ret) 17562306a36Sopenharmony_ci return ret; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci dev_info(dev, "GPIO controller with %d gpios probed\n", ngpios); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci return 0; 18062306a36Sopenharmony_ci} 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_cistatic struct platform_driver creg_gpio_snps_driver = { 18362306a36Sopenharmony_ci .driver = { 18462306a36Sopenharmony_ci .name = "snps-creg-gpio", 18562306a36Sopenharmony_ci .of_match_table = creg_gpio_ids, 18662306a36Sopenharmony_ci }, 18762306a36Sopenharmony_ci .probe = creg_gpio_probe, 18862306a36Sopenharmony_ci}; 18962306a36Sopenharmony_cibuiltin_platform_driver(creg_gpio_snps_driver); 190