162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci 362306a36Sopenharmony_ci/* 462306a36Sopenharmony_ci * Copyright 2017-2018 Cadence 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Authors: 762306a36Sopenharmony_ci * Jan Kotas <jank@cadence.com> 862306a36Sopenharmony_ci * Boris Brezillon <boris.brezillon@free-electrons.com> 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/gpio/driver.h> 1262306a36Sopenharmony_ci#include <linux/clk.h> 1362306a36Sopenharmony_ci#include <linux/interrupt.h> 1462306a36Sopenharmony_ci#include <linux/kernel.h> 1562306a36Sopenharmony_ci#include <linux/module.h> 1662306a36Sopenharmony_ci#include <linux/platform_device.h> 1762306a36Sopenharmony_ci#include <linux/spinlock.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define CDNS_GPIO_BYPASS_MODE 0x00 2062306a36Sopenharmony_ci#define CDNS_GPIO_DIRECTION_MODE 0x04 2162306a36Sopenharmony_ci#define CDNS_GPIO_OUTPUT_EN 0x08 2262306a36Sopenharmony_ci#define CDNS_GPIO_OUTPUT_VALUE 0x0c 2362306a36Sopenharmony_ci#define CDNS_GPIO_INPUT_VALUE 0x10 2462306a36Sopenharmony_ci#define CDNS_GPIO_IRQ_MASK 0x14 2562306a36Sopenharmony_ci#define CDNS_GPIO_IRQ_EN 0x18 2662306a36Sopenharmony_ci#define CDNS_GPIO_IRQ_DIS 0x1c 2762306a36Sopenharmony_ci#define CDNS_GPIO_IRQ_STATUS 0x20 2862306a36Sopenharmony_ci#define CDNS_GPIO_IRQ_TYPE 0x24 2962306a36Sopenharmony_ci#define CDNS_GPIO_IRQ_VALUE 0x28 3062306a36Sopenharmony_ci#define CDNS_GPIO_IRQ_ANY_EDGE 0x2c 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_cistruct cdns_gpio_chip { 3362306a36Sopenharmony_ci struct gpio_chip gc; 3462306a36Sopenharmony_ci struct clk *pclk; 3562306a36Sopenharmony_ci void __iomem *regs; 3662306a36Sopenharmony_ci u32 bypass_orig; 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistatic int cdns_gpio_request(struct gpio_chip *chip, unsigned int offset) 4062306a36Sopenharmony_ci{ 4162306a36Sopenharmony_ci struct cdns_gpio_chip *cgpio = gpiochip_get_data(chip); 4262306a36Sopenharmony_ci unsigned long flags; 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci raw_spin_lock_irqsave(&chip->bgpio_lock, flags); 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci iowrite32(ioread32(cgpio->regs + CDNS_GPIO_BYPASS_MODE) & ~BIT(offset), 4762306a36Sopenharmony_ci cgpio->regs + CDNS_GPIO_BYPASS_MODE); 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&chip->bgpio_lock, flags); 5062306a36Sopenharmony_ci return 0; 5162306a36Sopenharmony_ci} 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic void cdns_gpio_free(struct gpio_chip *chip, unsigned int offset) 5462306a36Sopenharmony_ci{ 5562306a36Sopenharmony_ci struct cdns_gpio_chip *cgpio = gpiochip_get_data(chip); 5662306a36Sopenharmony_ci unsigned long flags; 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci raw_spin_lock_irqsave(&chip->bgpio_lock, flags); 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci iowrite32(ioread32(cgpio->regs + CDNS_GPIO_BYPASS_MODE) | 6162306a36Sopenharmony_ci (BIT(offset) & cgpio->bypass_orig), 6262306a36Sopenharmony_ci cgpio->regs + CDNS_GPIO_BYPASS_MODE); 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&chip->bgpio_lock, flags); 6562306a36Sopenharmony_ci} 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic void cdns_gpio_irq_mask(struct irq_data *d) 6862306a36Sopenharmony_ci{ 6962306a36Sopenharmony_ci struct gpio_chip *chip = irq_data_get_irq_chip_data(d); 7062306a36Sopenharmony_ci struct cdns_gpio_chip *cgpio = gpiochip_get_data(chip); 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci iowrite32(BIT(d->hwirq), cgpio->regs + CDNS_GPIO_IRQ_DIS); 7362306a36Sopenharmony_ci gpiochip_disable_irq(chip, irqd_to_hwirq(d)); 7462306a36Sopenharmony_ci} 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_cistatic void cdns_gpio_irq_unmask(struct irq_data *d) 7762306a36Sopenharmony_ci{ 7862306a36Sopenharmony_ci struct gpio_chip *chip = irq_data_get_irq_chip_data(d); 7962306a36Sopenharmony_ci struct cdns_gpio_chip *cgpio = gpiochip_get_data(chip); 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci gpiochip_enable_irq(chip, irqd_to_hwirq(d)); 8262306a36Sopenharmony_ci iowrite32(BIT(d->hwirq), cgpio->regs + CDNS_GPIO_IRQ_EN); 8362306a36Sopenharmony_ci} 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_cistatic int cdns_gpio_irq_set_type(struct irq_data *d, unsigned int type) 8662306a36Sopenharmony_ci{ 8762306a36Sopenharmony_ci struct gpio_chip *chip = irq_data_get_irq_chip_data(d); 8862306a36Sopenharmony_ci struct cdns_gpio_chip *cgpio = gpiochip_get_data(chip); 8962306a36Sopenharmony_ci unsigned long flags; 9062306a36Sopenharmony_ci u32 int_value; 9162306a36Sopenharmony_ci u32 int_type; 9262306a36Sopenharmony_ci u32 mask = BIT(d->hwirq); 9362306a36Sopenharmony_ci int ret = 0; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci raw_spin_lock_irqsave(&chip->bgpio_lock, flags); 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci int_value = ioread32(cgpio->regs + CDNS_GPIO_IRQ_VALUE) & ~mask; 9862306a36Sopenharmony_ci int_type = ioread32(cgpio->regs + CDNS_GPIO_IRQ_TYPE) & ~mask; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci /* 10162306a36Sopenharmony_ci * The GPIO controller doesn't have an ACK register. 10262306a36Sopenharmony_ci * All interrupt statuses are cleared on a status register read. 10362306a36Sopenharmony_ci * Don't support edge interrupts for now. 10462306a36Sopenharmony_ci */ 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci if (type == IRQ_TYPE_LEVEL_HIGH) { 10762306a36Sopenharmony_ci int_type |= mask; 10862306a36Sopenharmony_ci int_value |= mask; 10962306a36Sopenharmony_ci } else if (type == IRQ_TYPE_LEVEL_LOW) { 11062306a36Sopenharmony_ci int_type |= mask; 11162306a36Sopenharmony_ci } else { 11262306a36Sopenharmony_ci ret = -EINVAL; 11362306a36Sopenharmony_ci goto err_irq_type; 11462306a36Sopenharmony_ci } 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci iowrite32(int_value, cgpio->regs + CDNS_GPIO_IRQ_VALUE); 11762306a36Sopenharmony_ci iowrite32(int_type, cgpio->regs + CDNS_GPIO_IRQ_TYPE); 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cierr_irq_type: 12062306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&chip->bgpio_lock, flags); 12162306a36Sopenharmony_ci return ret; 12262306a36Sopenharmony_ci} 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic void cdns_gpio_irq_handler(struct irq_desc *desc) 12562306a36Sopenharmony_ci{ 12662306a36Sopenharmony_ci struct gpio_chip *chip = irq_desc_get_handler_data(desc); 12762306a36Sopenharmony_ci struct cdns_gpio_chip *cgpio = gpiochip_get_data(chip); 12862306a36Sopenharmony_ci struct irq_chip *irqchip = irq_desc_get_chip(desc); 12962306a36Sopenharmony_ci unsigned long status; 13062306a36Sopenharmony_ci int hwirq; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci chained_irq_enter(irqchip, desc); 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci status = ioread32(cgpio->regs + CDNS_GPIO_IRQ_STATUS) & 13562306a36Sopenharmony_ci ~ioread32(cgpio->regs + CDNS_GPIO_IRQ_MASK); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci for_each_set_bit(hwirq, &status, chip->ngpio) 13862306a36Sopenharmony_ci generic_handle_domain_irq(chip->irq.domain, hwirq); 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci chained_irq_exit(irqchip, desc); 14162306a36Sopenharmony_ci} 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistatic const struct irq_chip cdns_gpio_irqchip = { 14462306a36Sopenharmony_ci .name = "cdns-gpio", 14562306a36Sopenharmony_ci .irq_mask = cdns_gpio_irq_mask, 14662306a36Sopenharmony_ci .irq_unmask = cdns_gpio_irq_unmask, 14762306a36Sopenharmony_ci .irq_set_type = cdns_gpio_irq_set_type, 14862306a36Sopenharmony_ci .flags = IRQCHIP_IMMUTABLE, 14962306a36Sopenharmony_ci GPIOCHIP_IRQ_RESOURCE_HELPERS, 15062306a36Sopenharmony_ci}; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic int cdns_gpio_probe(struct platform_device *pdev) 15362306a36Sopenharmony_ci{ 15462306a36Sopenharmony_ci struct cdns_gpio_chip *cgpio; 15562306a36Sopenharmony_ci int ret, irq; 15662306a36Sopenharmony_ci u32 dir_prev; 15762306a36Sopenharmony_ci u32 num_gpios = 32; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci cgpio = devm_kzalloc(&pdev->dev, sizeof(*cgpio), GFP_KERNEL); 16062306a36Sopenharmony_ci if (!cgpio) 16162306a36Sopenharmony_ci return -ENOMEM; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci cgpio->regs = devm_platform_ioremap_resource(pdev, 0); 16462306a36Sopenharmony_ci if (IS_ERR(cgpio->regs)) 16562306a36Sopenharmony_ci return PTR_ERR(cgpio->regs); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci of_property_read_u32(pdev->dev.of_node, "ngpios", &num_gpios); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci if (num_gpios > 32) { 17062306a36Sopenharmony_ci dev_err(&pdev->dev, "ngpios must be less or equal 32\n"); 17162306a36Sopenharmony_ci return -EINVAL; 17262306a36Sopenharmony_ci } 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci /* 17562306a36Sopenharmony_ci * Set all pins as inputs by default, otherwise: 17662306a36Sopenharmony_ci * gpiochip_lock_as_irq: 17762306a36Sopenharmony_ci * tried to flag a GPIO set as output for IRQ 17862306a36Sopenharmony_ci * Generic GPIO driver stores the direction value internally, 17962306a36Sopenharmony_ci * so it needs to be changed before bgpio_init() is called. 18062306a36Sopenharmony_ci */ 18162306a36Sopenharmony_ci dir_prev = ioread32(cgpio->regs + CDNS_GPIO_DIRECTION_MODE); 18262306a36Sopenharmony_ci iowrite32(GENMASK(num_gpios - 1, 0), 18362306a36Sopenharmony_ci cgpio->regs + CDNS_GPIO_DIRECTION_MODE); 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci ret = bgpio_init(&cgpio->gc, &pdev->dev, 4, 18662306a36Sopenharmony_ci cgpio->regs + CDNS_GPIO_INPUT_VALUE, 18762306a36Sopenharmony_ci cgpio->regs + CDNS_GPIO_OUTPUT_VALUE, 18862306a36Sopenharmony_ci NULL, 18962306a36Sopenharmony_ci NULL, 19062306a36Sopenharmony_ci cgpio->regs + CDNS_GPIO_DIRECTION_MODE, 19162306a36Sopenharmony_ci BGPIOF_READ_OUTPUT_REG_SET); 19262306a36Sopenharmony_ci if (ret) { 19362306a36Sopenharmony_ci dev_err(&pdev->dev, "Failed to register generic gpio, %d\n", 19462306a36Sopenharmony_ci ret); 19562306a36Sopenharmony_ci goto err_revert_dir; 19662306a36Sopenharmony_ci } 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci cgpio->gc.label = dev_name(&pdev->dev); 19962306a36Sopenharmony_ci cgpio->gc.ngpio = num_gpios; 20062306a36Sopenharmony_ci cgpio->gc.parent = &pdev->dev; 20162306a36Sopenharmony_ci cgpio->gc.base = -1; 20262306a36Sopenharmony_ci cgpio->gc.owner = THIS_MODULE; 20362306a36Sopenharmony_ci cgpio->gc.request = cdns_gpio_request; 20462306a36Sopenharmony_ci cgpio->gc.free = cdns_gpio_free; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci cgpio->pclk = devm_clk_get(&pdev->dev, NULL); 20762306a36Sopenharmony_ci if (IS_ERR(cgpio->pclk)) { 20862306a36Sopenharmony_ci ret = PTR_ERR(cgpio->pclk); 20962306a36Sopenharmony_ci dev_err(&pdev->dev, 21062306a36Sopenharmony_ci "Failed to retrieve peripheral clock, %d\n", ret); 21162306a36Sopenharmony_ci goto err_revert_dir; 21262306a36Sopenharmony_ci } 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci ret = clk_prepare_enable(cgpio->pclk); 21562306a36Sopenharmony_ci if (ret) { 21662306a36Sopenharmony_ci dev_err(&pdev->dev, 21762306a36Sopenharmony_ci "Failed to enable the peripheral clock, %d\n", ret); 21862306a36Sopenharmony_ci goto err_revert_dir; 21962306a36Sopenharmony_ci } 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci /* 22262306a36Sopenharmony_ci * Optional irq_chip support 22362306a36Sopenharmony_ci */ 22462306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 22562306a36Sopenharmony_ci if (irq >= 0) { 22662306a36Sopenharmony_ci struct gpio_irq_chip *girq; 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci girq = &cgpio->gc.irq; 22962306a36Sopenharmony_ci gpio_irq_chip_set_chip(girq, &cdns_gpio_irqchip); 23062306a36Sopenharmony_ci girq->parent_handler = cdns_gpio_irq_handler; 23162306a36Sopenharmony_ci girq->num_parents = 1; 23262306a36Sopenharmony_ci girq->parents = devm_kcalloc(&pdev->dev, 1, 23362306a36Sopenharmony_ci sizeof(*girq->parents), 23462306a36Sopenharmony_ci GFP_KERNEL); 23562306a36Sopenharmony_ci if (!girq->parents) { 23662306a36Sopenharmony_ci ret = -ENOMEM; 23762306a36Sopenharmony_ci goto err_disable_clk; 23862306a36Sopenharmony_ci } 23962306a36Sopenharmony_ci girq->parents[0] = irq; 24062306a36Sopenharmony_ci girq->default_type = IRQ_TYPE_NONE; 24162306a36Sopenharmony_ci girq->handler = handle_level_irq; 24262306a36Sopenharmony_ci } 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci ret = devm_gpiochip_add_data(&pdev->dev, &cgpio->gc, cgpio); 24562306a36Sopenharmony_ci if (ret < 0) { 24662306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not register gpiochip, %d\n", ret); 24762306a36Sopenharmony_ci goto err_disable_clk; 24862306a36Sopenharmony_ci } 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci cgpio->bypass_orig = ioread32(cgpio->regs + CDNS_GPIO_BYPASS_MODE); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci /* 25362306a36Sopenharmony_ci * Enable gpio outputs, ignored for input direction 25462306a36Sopenharmony_ci */ 25562306a36Sopenharmony_ci iowrite32(GENMASK(num_gpios - 1, 0), 25662306a36Sopenharmony_ci cgpio->regs + CDNS_GPIO_OUTPUT_EN); 25762306a36Sopenharmony_ci iowrite32(0, cgpio->regs + CDNS_GPIO_BYPASS_MODE); 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci platform_set_drvdata(pdev, cgpio); 26062306a36Sopenharmony_ci return 0; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_cierr_disable_clk: 26362306a36Sopenharmony_ci clk_disable_unprepare(cgpio->pclk); 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_cierr_revert_dir: 26662306a36Sopenharmony_ci iowrite32(dir_prev, cgpio->regs + CDNS_GPIO_DIRECTION_MODE); 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci return ret; 26962306a36Sopenharmony_ci} 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_cistatic int cdns_gpio_remove(struct platform_device *pdev) 27262306a36Sopenharmony_ci{ 27362306a36Sopenharmony_ci struct cdns_gpio_chip *cgpio = platform_get_drvdata(pdev); 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci iowrite32(cgpio->bypass_orig, cgpio->regs + CDNS_GPIO_BYPASS_MODE); 27662306a36Sopenharmony_ci clk_disable_unprepare(cgpio->pclk); 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci return 0; 27962306a36Sopenharmony_ci} 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_cistatic const struct of_device_id cdns_of_ids[] = { 28262306a36Sopenharmony_ci { .compatible = "cdns,gpio-r1p02" }, 28362306a36Sopenharmony_ci { /* sentinel */ }, 28462306a36Sopenharmony_ci}; 28562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, cdns_of_ids); 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_cistatic struct platform_driver cdns_gpio_driver = { 28862306a36Sopenharmony_ci .driver = { 28962306a36Sopenharmony_ci .name = "cdns-gpio", 29062306a36Sopenharmony_ci .of_match_table = cdns_of_ids, 29162306a36Sopenharmony_ci }, 29262306a36Sopenharmony_ci .probe = cdns_gpio_probe, 29362306a36Sopenharmony_ci .remove = cdns_gpio_remove, 29462306a36Sopenharmony_ci}; 29562306a36Sopenharmony_cimodule_platform_driver(cdns_gpio_driver); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ciMODULE_AUTHOR("Jan Kotas <jank@cadence.com>"); 29862306a36Sopenharmony_ciMODULE_DESCRIPTION("Cadence GPIO driver"); 29962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 30062306a36Sopenharmony_ciMODULE_ALIAS("platform:cdns-gpio"); 301