162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Atheros AR71XX/AR724X/AR913X GPIO API support 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2015 Alban Bedel <albeu@free.fr> 662306a36Sopenharmony_ci * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com> 762306a36Sopenharmony_ci * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org> 862306a36Sopenharmony_ci * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org> 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/gpio/driver.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci#include <linux/platform_data/gpio-ath79.h> 1462306a36Sopenharmony_ci#include <linux/of.h> 1562306a36Sopenharmony_ci#include <linux/interrupt.h> 1662306a36Sopenharmony_ci#include <linux/module.h> 1762306a36Sopenharmony_ci#include <linux/irq.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#define AR71XX_GPIO_REG_OE 0x00 2062306a36Sopenharmony_ci#define AR71XX_GPIO_REG_IN 0x04 2162306a36Sopenharmony_ci#define AR71XX_GPIO_REG_SET 0x0c 2262306a36Sopenharmony_ci#define AR71XX_GPIO_REG_CLEAR 0x10 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#define AR71XX_GPIO_REG_INT_ENABLE 0x14 2562306a36Sopenharmony_ci#define AR71XX_GPIO_REG_INT_TYPE 0x18 2662306a36Sopenharmony_ci#define AR71XX_GPIO_REG_INT_POLARITY 0x1c 2762306a36Sopenharmony_ci#define AR71XX_GPIO_REG_INT_PENDING 0x20 2862306a36Sopenharmony_ci#define AR71XX_GPIO_REG_INT_MASK 0x24 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cistruct ath79_gpio_ctrl { 3162306a36Sopenharmony_ci struct gpio_chip gc; 3262306a36Sopenharmony_ci void __iomem *base; 3362306a36Sopenharmony_ci raw_spinlock_t lock; 3462306a36Sopenharmony_ci unsigned long both_edges; 3562306a36Sopenharmony_ci}; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cistatic struct ath79_gpio_ctrl *irq_data_to_ath79_gpio(struct irq_data *data) 3862306a36Sopenharmony_ci{ 3962306a36Sopenharmony_ci struct gpio_chip *gc = irq_data_get_irq_chip_data(data); 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci return container_of(gc, struct ath79_gpio_ctrl, gc); 4262306a36Sopenharmony_ci} 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cistatic u32 ath79_gpio_read(struct ath79_gpio_ctrl *ctrl, unsigned reg) 4562306a36Sopenharmony_ci{ 4662306a36Sopenharmony_ci return readl(ctrl->base + reg); 4762306a36Sopenharmony_ci} 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic void ath79_gpio_write(struct ath79_gpio_ctrl *ctrl, 5062306a36Sopenharmony_ci unsigned reg, u32 val) 5162306a36Sopenharmony_ci{ 5262306a36Sopenharmony_ci writel(val, ctrl->base + reg); 5362306a36Sopenharmony_ci} 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic bool ath79_gpio_update_bits( 5662306a36Sopenharmony_ci struct ath79_gpio_ctrl *ctrl, unsigned reg, u32 mask, u32 bits) 5762306a36Sopenharmony_ci{ 5862306a36Sopenharmony_ci u32 old_val, new_val; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci old_val = ath79_gpio_read(ctrl, reg); 6162306a36Sopenharmony_ci new_val = (old_val & ~mask) | (bits & mask); 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci if (new_val != old_val) 6462306a36Sopenharmony_ci ath79_gpio_write(ctrl, reg, new_val); 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci return new_val != old_val; 6762306a36Sopenharmony_ci} 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cistatic void ath79_gpio_irq_unmask(struct irq_data *data) 7062306a36Sopenharmony_ci{ 7162306a36Sopenharmony_ci struct ath79_gpio_ctrl *ctrl = irq_data_to_ath79_gpio(data); 7262306a36Sopenharmony_ci u32 mask = BIT(irqd_to_hwirq(data)); 7362306a36Sopenharmony_ci unsigned long flags; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci gpiochip_enable_irq(&ctrl->gc, irqd_to_hwirq(data)); 7662306a36Sopenharmony_ci raw_spin_lock_irqsave(&ctrl->lock, flags); 7762306a36Sopenharmony_ci ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_MASK, mask, mask); 7862306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&ctrl->lock, flags); 7962306a36Sopenharmony_ci} 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_cistatic void ath79_gpio_irq_mask(struct irq_data *data) 8262306a36Sopenharmony_ci{ 8362306a36Sopenharmony_ci struct ath79_gpio_ctrl *ctrl = irq_data_to_ath79_gpio(data); 8462306a36Sopenharmony_ci u32 mask = BIT(irqd_to_hwirq(data)); 8562306a36Sopenharmony_ci unsigned long flags; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci raw_spin_lock_irqsave(&ctrl->lock, flags); 8862306a36Sopenharmony_ci ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_MASK, mask, 0); 8962306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&ctrl->lock, flags); 9062306a36Sopenharmony_ci gpiochip_disable_irq(&ctrl->gc, irqd_to_hwirq(data)); 9162306a36Sopenharmony_ci} 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic void ath79_gpio_irq_enable(struct irq_data *data) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci struct ath79_gpio_ctrl *ctrl = irq_data_to_ath79_gpio(data); 9662306a36Sopenharmony_ci u32 mask = BIT(irqd_to_hwirq(data)); 9762306a36Sopenharmony_ci unsigned long flags; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci raw_spin_lock_irqsave(&ctrl->lock, flags); 10062306a36Sopenharmony_ci ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_ENABLE, mask, mask); 10162306a36Sopenharmony_ci ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_MASK, mask, mask); 10262306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&ctrl->lock, flags); 10362306a36Sopenharmony_ci} 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_cistatic void ath79_gpio_irq_disable(struct irq_data *data) 10662306a36Sopenharmony_ci{ 10762306a36Sopenharmony_ci struct ath79_gpio_ctrl *ctrl = irq_data_to_ath79_gpio(data); 10862306a36Sopenharmony_ci u32 mask = BIT(irqd_to_hwirq(data)); 10962306a36Sopenharmony_ci unsigned long flags; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci raw_spin_lock_irqsave(&ctrl->lock, flags); 11262306a36Sopenharmony_ci ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_MASK, mask, 0); 11362306a36Sopenharmony_ci ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_ENABLE, mask, 0); 11462306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&ctrl->lock, flags); 11562306a36Sopenharmony_ci} 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic int ath79_gpio_irq_set_type(struct irq_data *data, 11862306a36Sopenharmony_ci unsigned int flow_type) 11962306a36Sopenharmony_ci{ 12062306a36Sopenharmony_ci struct ath79_gpio_ctrl *ctrl = irq_data_to_ath79_gpio(data); 12162306a36Sopenharmony_ci u32 mask = BIT(irqd_to_hwirq(data)); 12262306a36Sopenharmony_ci u32 type = 0, polarity = 0; 12362306a36Sopenharmony_ci unsigned long flags; 12462306a36Sopenharmony_ci bool disabled; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci switch (flow_type) { 12762306a36Sopenharmony_ci case IRQ_TYPE_EDGE_RISING: 12862306a36Sopenharmony_ci polarity |= mask; 12962306a36Sopenharmony_ci fallthrough; 13062306a36Sopenharmony_ci case IRQ_TYPE_EDGE_FALLING: 13162306a36Sopenharmony_ci case IRQ_TYPE_EDGE_BOTH: 13262306a36Sopenharmony_ci break; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_HIGH: 13562306a36Sopenharmony_ci polarity |= mask; 13662306a36Sopenharmony_ci fallthrough; 13762306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_LOW: 13862306a36Sopenharmony_ci type |= mask; 13962306a36Sopenharmony_ci break; 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci default: 14262306a36Sopenharmony_ci return -EINVAL; 14362306a36Sopenharmony_ci } 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci raw_spin_lock_irqsave(&ctrl->lock, flags); 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci if (flow_type == IRQ_TYPE_EDGE_BOTH) { 14862306a36Sopenharmony_ci ctrl->both_edges |= mask; 14962306a36Sopenharmony_ci polarity = ~ath79_gpio_read(ctrl, AR71XX_GPIO_REG_IN); 15062306a36Sopenharmony_ci } else { 15162306a36Sopenharmony_ci ctrl->both_edges &= ~mask; 15262306a36Sopenharmony_ci } 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci /* As the IRQ configuration can't be loaded atomically we 15562306a36Sopenharmony_ci * have to disable the interrupt while the configuration state 15662306a36Sopenharmony_ci * is invalid. 15762306a36Sopenharmony_ci */ 15862306a36Sopenharmony_ci disabled = ath79_gpio_update_bits( 15962306a36Sopenharmony_ci ctrl, AR71XX_GPIO_REG_INT_ENABLE, mask, 0); 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci ath79_gpio_update_bits( 16262306a36Sopenharmony_ci ctrl, AR71XX_GPIO_REG_INT_TYPE, mask, type); 16362306a36Sopenharmony_ci ath79_gpio_update_bits( 16462306a36Sopenharmony_ci ctrl, AR71XX_GPIO_REG_INT_POLARITY, mask, polarity); 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci if (disabled) 16762306a36Sopenharmony_ci ath79_gpio_update_bits( 16862306a36Sopenharmony_ci ctrl, AR71XX_GPIO_REG_INT_ENABLE, mask, mask); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&ctrl->lock, flags); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci return 0; 17362306a36Sopenharmony_ci} 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_cistatic const struct irq_chip ath79_gpio_irqchip = { 17662306a36Sopenharmony_ci .name = "gpio-ath79", 17762306a36Sopenharmony_ci .irq_enable = ath79_gpio_irq_enable, 17862306a36Sopenharmony_ci .irq_disable = ath79_gpio_irq_disable, 17962306a36Sopenharmony_ci .irq_mask = ath79_gpio_irq_mask, 18062306a36Sopenharmony_ci .irq_unmask = ath79_gpio_irq_unmask, 18162306a36Sopenharmony_ci .irq_set_type = ath79_gpio_irq_set_type, 18262306a36Sopenharmony_ci .flags = IRQCHIP_IMMUTABLE, 18362306a36Sopenharmony_ci GPIOCHIP_IRQ_RESOURCE_HELPERS, 18462306a36Sopenharmony_ci}; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_cistatic void ath79_gpio_irq_handler(struct irq_desc *desc) 18762306a36Sopenharmony_ci{ 18862306a36Sopenharmony_ci struct gpio_chip *gc = irq_desc_get_handler_data(desc); 18962306a36Sopenharmony_ci struct irq_chip *irqchip = irq_desc_get_chip(desc); 19062306a36Sopenharmony_ci struct ath79_gpio_ctrl *ctrl = 19162306a36Sopenharmony_ci container_of(gc, struct ath79_gpio_ctrl, gc); 19262306a36Sopenharmony_ci unsigned long flags, pending; 19362306a36Sopenharmony_ci u32 both_edges, state; 19462306a36Sopenharmony_ci int irq; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci chained_irq_enter(irqchip, desc); 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_ci raw_spin_lock_irqsave(&ctrl->lock, flags); 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci pending = ath79_gpio_read(ctrl, AR71XX_GPIO_REG_INT_PENDING); 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci /* Update the polarity of the both edges irqs */ 20362306a36Sopenharmony_ci both_edges = ctrl->both_edges & pending; 20462306a36Sopenharmony_ci if (both_edges) { 20562306a36Sopenharmony_ci state = ath79_gpio_read(ctrl, AR71XX_GPIO_REG_IN); 20662306a36Sopenharmony_ci ath79_gpio_update_bits(ctrl, AR71XX_GPIO_REG_INT_POLARITY, 20762306a36Sopenharmony_ci both_edges, ~state); 20862306a36Sopenharmony_ci } 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&ctrl->lock, flags); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci for_each_set_bit(irq, &pending, gc->ngpio) 21362306a36Sopenharmony_ci generic_handle_domain_irq(gc->irq.domain, irq); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci chained_irq_exit(irqchip, desc); 21662306a36Sopenharmony_ci} 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic const struct of_device_id ath79_gpio_of_match[] = { 21962306a36Sopenharmony_ci { .compatible = "qca,ar7100-gpio" }, 22062306a36Sopenharmony_ci { .compatible = "qca,ar9340-gpio" }, 22162306a36Sopenharmony_ci {}, 22262306a36Sopenharmony_ci}; 22362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, ath79_gpio_of_match); 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistatic int ath79_gpio_probe(struct platform_device *pdev) 22662306a36Sopenharmony_ci{ 22762306a36Sopenharmony_ci struct ath79_gpio_platform_data *pdata = dev_get_platdata(&pdev->dev); 22862306a36Sopenharmony_ci struct device *dev = &pdev->dev; 22962306a36Sopenharmony_ci struct device_node *np = dev->of_node; 23062306a36Sopenharmony_ci struct ath79_gpio_ctrl *ctrl; 23162306a36Sopenharmony_ci struct gpio_irq_chip *girq; 23262306a36Sopenharmony_ci u32 ath79_gpio_count; 23362306a36Sopenharmony_ci bool oe_inverted; 23462306a36Sopenharmony_ci int err; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL); 23762306a36Sopenharmony_ci if (!ctrl) 23862306a36Sopenharmony_ci return -ENOMEM; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci if (np) { 24162306a36Sopenharmony_ci err = of_property_read_u32(np, "ngpios", &ath79_gpio_count); 24262306a36Sopenharmony_ci if (err) { 24362306a36Sopenharmony_ci dev_err(dev, "ngpios property is not valid\n"); 24462306a36Sopenharmony_ci return err; 24562306a36Sopenharmony_ci } 24662306a36Sopenharmony_ci oe_inverted = of_device_is_compatible(np, "qca,ar9340-gpio"); 24762306a36Sopenharmony_ci } else if (pdata) { 24862306a36Sopenharmony_ci ath79_gpio_count = pdata->ngpios; 24962306a36Sopenharmony_ci oe_inverted = pdata->oe_inverted; 25062306a36Sopenharmony_ci } else { 25162306a36Sopenharmony_ci dev_err(dev, "No DT node or platform data found\n"); 25262306a36Sopenharmony_ci return -EINVAL; 25362306a36Sopenharmony_ci } 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci if (ath79_gpio_count >= 32) { 25662306a36Sopenharmony_ci dev_err(dev, "ngpios must be less than 32\n"); 25762306a36Sopenharmony_ci return -EINVAL; 25862306a36Sopenharmony_ci } 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci ctrl->base = devm_platform_ioremap_resource(pdev, 0); 26162306a36Sopenharmony_ci if (IS_ERR(ctrl->base)) 26262306a36Sopenharmony_ci return PTR_ERR(ctrl->base); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci raw_spin_lock_init(&ctrl->lock); 26562306a36Sopenharmony_ci err = bgpio_init(&ctrl->gc, dev, 4, 26662306a36Sopenharmony_ci ctrl->base + AR71XX_GPIO_REG_IN, 26762306a36Sopenharmony_ci ctrl->base + AR71XX_GPIO_REG_SET, 26862306a36Sopenharmony_ci ctrl->base + AR71XX_GPIO_REG_CLEAR, 26962306a36Sopenharmony_ci oe_inverted ? NULL : ctrl->base + AR71XX_GPIO_REG_OE, 27062306a36Sopenharmony_ci oe_inverted ? ctrl->base + AR71XX_GPIO_REG_OE : NULL, 27162306a36Sopenharmony_ci 0); 27262306a36Sopenharmony_ci if (err) { 27362306a36Sopenharmony_ci dev_err(dev, "bgpio_init failed\n"); 27462306a36Sopenharmony_ci return err; 27562306a36Sopenharmony_ci } 27662306a36Sopenharmony_ci /* Use base 0 to stay compatible with legacy platforms */ 27762306a36Sopenharmony_ci ctrl->gc.base = 0; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci /* Optional interrupt setup */ 28062306a36Sopenharmony_ci if (!np || of_property_read_bool(np, "interrupt-controller")) { 28162306a36Sopenharmony_ci girq = &ctrl->gc.irq; 28262306a36Sopenharmony_ci gpio_irq_chip_set_chip(girq, &ath79_gpio_irqchip); 28362306a36Sopenharmony_ci girq->parent_handler = ath79_gpio_irq_handler; 28462306a36Sopenharmony_ci girq->num_parents = 1; 28562306a36Sopenharmony_ci girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents), 28662306a36Sopenharmony_ci GFP_KERNEL); 28762306a36Sopenharmony_ci if (!girq->parents) 28862306a36Sopenharmony_ci return -ENOMEM; 28962306a36Sopenharmony_ci girq->parents[0] = platform_get_irq(pdev, 0); 29062306a36Sopenharmony_ci girq->default_type = IRQ_TYPE_NONE; 29162306a36Sopenharmony_ci girq->handler = handle_simple_irq; 29262306a36Sopenharmony_ci } 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci return devm_gpiochip_add_data(dev, &ctrl->gc, ctrl); 29562306a36Sopenharmony_ci} 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_cistatic struct platform_driver ath79_gpio_driver = { 29862306a36Sopenharmony_ci .driver = { 29962306a36Sopenharmony_ci .name = "ath79-gpio", 30062306a36Sopenharmony_ci .of_match_table = ath79_gpio_of_match, 30162306a36Sopenharmony_ci }, 30262306a36Sopenharmony_ci .probe = ath79_gpio_probe, 30362306a36Sopenharmony_ci}; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cimodule_platform_driver(ath79_gpio_driver); 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ciMODULE_DESCRIPTION("Atheros AR71XX/AR724X/AR913X GPIO API support"); 30862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 309