162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2019 American Megatrends International LLC. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Author: Karthikeyan Mani <karthikeyanm@amiindia.co.in> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/bitfield.h> 962306a36Sopenharmony_ci#include <linux/clk.h> 1062306a36Sopenharmony_ci#include <linux/gpio/driver.h> 1162306a36Sopenharmony_ci#include <linux/hashtable.h> 1262306a36Sopenharmony_ci#include <linux/init.h> 1362306a36Sopenharmony_ci#include <linux/io.h> 1462306a36Sopenharmony_ci#include <linux/kernel.h> 1562306a36Sopenharmony_ci#include <linux/module.h> 1662306a36Sopenharmony_ci#include <linux/platform_device.h> 1762306a36Sopenharmony_ci#include <linux/seq_file.h> 1862306a36Sopenharmony_ci#include <linux/spinlock.h> 1962306a36Sopenharmony_ci#include <linux/string.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define ASPEED_SGPIO_CTRL 0x54 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define ASPEED_SGPIO_CLK_DIV_MASK GENMASK(31, 16) 2462306a36Sopenharmony_ci#define ASPEED_SGPIO_ENABLE BIT(0) 2562306a36Sopenharmony_ci#define ASPEED_SGPIO_PINS_SHIFT 6 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_cistruct aspeed_sgpio_pdata { 2862306a36Sopenharmony_ci const u32 pin_mask; 2962306a36Sopenharmony_ci}; 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_cistruct aspeed_sgpio { 3262306a36Sopenharmony_ci struct gpio_chip chip; 3362306a36Sopenharmony_ci struct device *dev; 3462306a36Sopenharmony_ci struct clk *pclk; 3562306a36Sopenharmony_ci raw_spinlock_t lock; 3662306a36Sopenharmony_ci void __iomem *base; 3762306a36Sopenharmony_ci int irq; 3862306a36Sopenharmony_ci}; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistruct aspeed_sgpio_bank { 4162306a36Sopenharmony_ci u16 val_regs; 4262306a36Sopenharmony_ci u16 rdata_reg; 4362306a36Sopenharmony_ci u16 irq_regs; 4462306a36Sopenharmony_ci u16 tolerance_regs; 4562306a36Sopenharmony_ci const char names[4][3]; 4662306a36Sopenharmony_ci}; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci/* 4962306a36Sopenharmony_ci * Note: The "value" register returns the input value when the GPIO is 5062306a36Sopenharmony_ci * configured as an input. 5162306a36Sopenharmony_ci * 5262306a36Sopenharmony_ci * The "rdata" register returns the output value when the GPIO is 5362306a36Sopenharmony_ci * configured as an output. 5462306a36Sopenharmony_ci */ 5562306a36Sopenharmony_cistatic const struct aspeed_sgpio_bank aspeed_sgpio_banks[] = { 5662306a36Sopenharmony_ci { 5762306a36Sopenharmony_ci .val_regs = 0x0000, 5862306a36Sopenharmony_ci .rdata_reg = 0x0070, 5962306a36Sopenharmony_ci .irq_regs = 0x0004, 6062306a36Sopenharmony_ci .tolerance_regs = 0x0018, 6162306a36Sopenharmony_ci .names = { "A", "B", "C", "D" }, 6262306a36Sopenharmony_ci }, 6362306a36Sopenharmony_ci { 6462306a36Sopenharmony_ci .val_regs = 0x001C, 6562306a36Sopenharmony_ci .rdata_reg = 0x0074, 6662306a36Sopenharmony_ci .irq_regs = 0x0020, 6762306a36Sopenharmony_ci .tolerance_regs = 0x0034, 6862306a36Sopenharmony_ci .names = { "E", "F", "G", "H" }, 6962306a36Sopenharmony_ci }, 7062306a36Sopenharmony_ci { 7162306a36Sopenharmony_ci .val_regs = 0x0038, 7262306a36Sopenharmony_ci .rdata_reg = 0x0078, 7362306a36Sopenharmony_ci .irq_regs = 0x003C, 7462306a36Sopenharmony_ci .tolerance_regs = 0x0050, 7562306a36Sopenharmony_ci .names = { "I", "J", "K", "L" }, 7662306a36Sopenharmony_ci }, 7762306a36Sopenharmony_ci { 7862306a36Sopenharmony_ci .val_regs = 0x0090, 7962306a36Sopenharmony_ci .rdata_reg = 0x007C, 8062306a36Sopenharmony_ci .irq_regs = 0x0094, 8162306a36Sopenharmony_ci .tolerance_regs = 0x00A8, 8262306a36Sopenharmony_ci .names = { "M", "N", "O", "P" }, 8362306a36Sopenharmony_ci }, 8462306a36Sopenharmony_ci}; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cienum aspeed_sgpio_reg { 8762306a36Sopenharmony_ci reg_val, 8862306a36Sopenharmony_ci reg_rdata, 8962306a36Sopenharmony_ci reg_irq_enable, 9062306a36Sopenharmony_ci reg_irq_type0, 9162306a36Sopenharmony_ci reg_irq_type1, 9262306a36Sopenharmony_ci reg_irq_type2, 9362306a36Sopenharmony_ci reg_irq_status, 9462306a36Sopenharmony_ci reg_tolerance, 9562306a36Sopenharmony_ci}; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci#define GPIO_VAL_VALUE 0x00 9862306a36Sopenharmony_ci#define GPIO_IRQ_ENABLE 0x00 9962306a36Sopenharmony_ci#define GPIO_IRQ_TYPE0 0x04 10062306a36Sopenharmony_ci#define GPIO_IRQ_TYPE1 0x08 10162306a36Sopenharmony_ci#define GPIO_IRQ_TYPE2 0x0C 10262306a36Sopenharmony_ci#define GPIO_IRQ_STATUS 0x10 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic void __iomem *bank_reg(struct aspeed_sgpio *gpio, 10562306a36Sopenharmony_ci const struct aspeed_sgpio_bank *bank, 10662306a36Sopenharmony_ci const enum aspeed_sgpio_reg reg) 10762306a36Sopenharmony_ci{ 10862306a36Sopenharmony_ci switch (reg) { 10962306a36Sopenharmony_ci case reg_val: 11062306a36Sopenharmony_ci return gpio->base + bank->val_regs + GPIO_VAL_VALUE; 11162306a36Sopenharmony_ci case reg_rdata: 11262306a36Sopenharmony_ci return gpio->base + bank->rdata_reg; 11362306a36Sopenharmony_ci case reg_irq_enable: 11462306a36Sopenharmony_ci return gpio->base + bank->irq_regs + GPIO_IRQ_ENABLE; 11562306a36Sopenharmony_ci case reg_irq_type0: 11662306a36Sopenharmony_ci return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE0; 11762306a36Sopenharmony_ci case reg_irq_type1: 11862306a36Sopenharmony_ci return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE1; 11962306a36Sopenharmony_ci case reg_irq_type2: 12062306a36Sopenharmony_ci return gpio->base + bank->irq_regs + GPIO_IRQ_TYPE2; 12162306a36Sopenharmony_ci case reg_irq_status: 12262306a36Sopenharmony_ci return gpio->base + bank->irq_regs + GPIO_IRQ_STATUS; 12362306a36Sopenharmony_ci case reg_tolerance: 12462306a36Sopenharmony_ci return gpio->base + bank->tolerance_regs; 12562306a36Sopenharmony_ci default: 12662306a36Sopenharmony_ci /* acturally if code runs to here, it's an error case */ 12762306a36Sopenharmony_ci BUG(); 12862306a36Sopenharmony_ci } 12962306a36Sopenharmony_ci} 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci#define GPIO_BANK(x) ((x) >> 6) 13262306a36Sopenharmony_ci#define GPIO_OFFSET(x) ((x) & GENMASK(5, 0)) 13362306a36Sopenharmony_ci#define GPIO_BIT(x) BIT(GPIO_OFFSET(x) >> 1) 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic const struct aspeed_sgpio_bank *to_bank(unsigned int offset) 13662306a36Sopenharmony_ci{ 13762306a36Sopenharmony_ci unsigned int bank; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci bank = GPIO_BANK(offset); 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci WARN_ON(bank >= ARRAY_SIZE(aspeed_sgpio_banks)); 14262306a36Sopenharmony_ci return &aspeed_sgpio_banks[bank]; 14362306a36Sopenharmony_ci} 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic int aspeed_sgpio_init_valid_mask(struct gpio_chip *gc, 14662306a36Sopenharmony_ci unsigned long *valid_mask, unsigned int ngpios) 14762306a36Sopenharmony_ci{ 14862306a36Sopenharmony_ci bitmap_set(valid_mask, 0, ngpios); 14962306a36Sopenharmony_ci return 0; 15062306a36Sopenharmony_ci} 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic void aspeed_sgpio_irq_init_valid_mask(struct gpio_chip *gc, 15362306a36Sopenharmony_ci unsigned long *valid_mask, unsigned int ngpios) 15462306a36Sopenharmony_ci{ 15562306a36Sopenharmony_ci unsigned int i; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci /* input GPIOs are even bits */ 15862306a36Sopenharmony_ci for (i = 0; i < ngpios; i++) { 15962306a36Sopenharmony_ci if (i % 2) 16062306a36Sopenharmony_ci clear_bit(i, valid_mask); 16162306a36Sopenharmony_ci } 16262306a36Sopenharmony_ci} 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_cistatic bool aspeed_sgpio_is_input(unsigned int offset) 16562306a36Sopenharmony_ci{ 16662306a36Sopenharmony_ci return !(offset % 2); 16762306a36Sopenharmony_ci} 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_cistatic int aspeed_sgpio_get(struct gpio_chip *gc, unsigned int offset) 17062306a36Sopenharmony_ci{ 17162306a36Sopenharmony_ci struct aspeed_sgpio *gpio = gpiochip_get_data(gc); 17262306a36Sopenharmony_ci const struct aspeed_sgpio_bank *bank = to_bank(offset); 17362306a36Sopenharmony_ci unsigned long flags; 17462306a36Sopenharmony_ci enum aspeed_sgpio_reg reg; 17562306a36Sopenharmony_ci int rc = 0; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci raw_spin_lock_irqsave(&gpio->lock, flags); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci reg = aspeed_sgpio_is_input(offset) ? reg_val : reg_rdata; 18062306a36Sopenharmony_ci rc = !!(ioread32(bank_reg(gpio, bank, reg)) & GPIO_BIT(offset)); 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&gpio->lock, flags); 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci return rc; 18562306a36Sopenharmony_ci} 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic int sgpio_set_value(struct gpio_chip *gc, unsigned int offset, int val) 18862306a36Sopenharmony_ci{ 18962306a36Sopenharmony_ci struct aspeed_sgpio *gpio = gpiochip_get_data(gc); 19062306a36Sopenharmony_ci const struct aspeed_sgpio_bank *bank = to_bank(offset); 19162306a36Sopenharmony_ci void __iomem *addr_r, *addr_w; 19262306a36Sopenharmony_ci u32 reg = 0; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci if (aspeed_sgpio_is_input(offset)) 19562306a36Sopenharmony_ci return -EINVAL; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci /* Since this is an output, read the cached value from rdata, then 19862306a36Sopenharmony_ci * update val. */ 19962306a36Sopenharmony_ci addr_r = bank_reg(gpio, bank, reg_rdata); 20062306a36Sopenharmony_ci addr_w = bank_reg(gpio, bank, reg_val); 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci reg = ioread32(addr_r); 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_ci if (val) 20562306a36Sopenharmony_ci reg |= GPIO_BIT(offset); 20662306a36Sopenharmony_ci else 20762306a36Sopenharmony_ci reg &= ~GPIO_BIT(offset); 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci iowrite32(reg, addr_w); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci return 0; 21262306a36Sopenharmony_ci} 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_cistatic void aspeed_sgpio_set(struct gpio_chip *gc, unsigned int offset, int val) 21562306a36Sopenharmony_ci{ 21662306a36Sopenharmony_ci struct aspeed_sgpio *gpio = gpiochip_get_data(gc); 21762306a36Sopenharmony_ci unsigned long flags; 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci raw_spin_lock_irqsave(&gpio->lock, flags); 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci sgpio_set_value(gc, offset, val); 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&gpio->lock, flags); 22462306a36Sopenharmony_ci} 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_cistatic int aspeed_sgpio_dir_in(struct gpio_chip *gc, unsigned int offset) 22762306a36Sopenharmony_ci{ 22862306a36Sopenharmony_ci return aspeed_sgpio_is_input(offset) ? 0 : -EINVAL; 22962306a36Sopenharmony_ci} 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_cistatic int aspeed_sgpio_dir_out(struct gpio_chip *gc, unsigned int offset, int val) 23262306a36Sopenharmony_ci{ 23362306a36Sopenharmony_ci struct aspeed_sgpio *gpio = gpiochip_get_data(gc); 23462306a36Sopenharmony_ci unsigned long flags; 23562306a36Sopenharmony_ci int rc; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci /* No special action is required for setting the direction; we'll 23862306a36Sopenharmony_ci * error-out in sgpio_set_value if this isn't an output GPIO */ 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci raw_spin_lock_irqsave(&gpio->lock, flags); 24162306a36Sopenharmony_ci rc = sgpio_set_value(gc, offset, val); 24262306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&gpio->lock, flags); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci return rc; 24562306a36Sopenharmony_ci} 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_cistatic int aspeed_sgpio_get_direction(struct gpio_chip *gc, unsigned int offset) 24862306a36Sopenharmony_ci{ 24962306a36Sopenharmony_ci return !!aspeed_sgpio_is_input(offset); 25062306a36Sopenharmony_ci} 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_cistatic void irqd_to_aspeed_sgpio_data(struct irq_data *d, 25362306a36Sopenharmony_ci struct aspeed_sgpio **gpio, 25462306a36Sopenharmony_ci const struct aspeed_sgpio_bank **bank, 25562306a36Sopenharmony_ci u32 *bit, int *offset) 25662306a36Sopenharmony_ci{ 25762306a36Sopenharmony_ci struct aspeed_sgpio *internal; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci *offset = irqd_to_hwirq(d); 26062306a36Sopenharmony_ci internal = irq_data_get_irq_chip_data(d); 26162306a36Sopenharmony_ci WARN_ON(!internal); 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci *gpio = internal; 26462306a36Sopenharmony_ci *bank = to_bank(*offset); 26562306a36Sopenharmony_ci *bit = GPIO_BIT(*offset); 26662306a36Sopenharmony_ci} 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_cistatic void aspeed_sgpio_irq_ack(struct irq_data *d) 26962306a36Sopenharmony_ci{ 27062306a36Sopenharmony_ci const struct aspeed_sgpio_bank *bank; 27162306a36Sopenharmony_ci struct aspeed_sgpio *gpio; 27262306a36Sopenharmony_ci unsigned long flags; 27362306a36Sopenharmony_ci void __iomem *status_addr; 27462306a36Sopenharmony_ci int offset; 27562306a36Sopenharmony_ci u32 bit; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci irqd_to_aspeed_sgpio_data(d, &gpio, &bank, &bit, &offset); 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci status_addr = bank_reg(gpio, bank, reg_irq_status); 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci raw_spin_lock_irqsave(&gpio->lock, flags); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci iowrite32(bit, status_addr); 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&gpio->lock, flags); 28662306a36Sopenharmony_ci} 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_cistatic void aspeed_sgpio_irq_set_mask(struct irq_data *d, bool set) 28962306a36Sopenharmony_ci{ 29062306a36Sopenharmony_ci const struct aspeed_sgpio_bank *bank; 29162306a36Sopenharmony_ci struct aspeed_sgpio *gpio; 29262306a36Sopenharmony_ci unsigned long flags; 29362306a36Sopenharmony_ci u32 reg, bit; 29462306a36Sopenharmony_ci void __iomem *addr; 29562306a36Sopenharmony_ci int offset; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci irqd_to_aspeed_sgpio_data(d, &gpio, &bank, &bit, &offset); 29862306a36Sopenharmony_ci addr = bank_reg(gpio, bank, reg_irq_enable); 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci /* Unmasking the IRQ */ 30162306a36Sopenharmony_ci if (set) 30262306a36Sopenharmony_ci gpiochip_enable_irq(&gpio->chip, irqd_to_hwirq(d)); 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci raw_spin_lock_irqsave(&gpio->lock, flags); 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci reg = ioread32(addr); 30762306a36Sopenharmony_ci if (set) 30862306a36Sopenharmony_ci reg |= bit; 30962306a36Sopenharmony_ci else 31062306a36Sopenharmony_ci reg &= ~bit; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci iowrite32(reg, addr); 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&gpio->lock, flags); 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci /* Masking the IRQ */ 31762306a36Sopenharmony_ci if (!set) 31862306a36Sopenharmony_ci gpiochip_disable_irq(&gpio->chip, irqd_to_hwirq(d)); 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci} 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_cistatic void aspeed_sgpio_irq_mask(struct irq_data *d) 32462306a36Sopenharmony_ci{ 32562306a36Sopenharmony_ci aspeed_sgpio_irq_set_mask(d, false); 32662306a36Sopenharmony_ci} 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_cistatic void aspeed_sgpio_irq_unmask(struct irq_data *d) 32962306a36Sopenharmony_ci{ 33062306a36Sopenharmony_ci aspeed_sgpio_irq_set_mask(d, true); 33162306a36Sopenharmony_ci} 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_cistatic int aspeed_sgpio_set_type(struct irq_data *d, unsigned int type) 33462306a36Sopenharmony_ci{ 33562306a36Sopenharmony_ci u32 type0 = 0; 33662306a36Sopenharmony_ci u32 type1 = 0; 33762306a36Sopenharmony_ci u32 type2 = 0; 33862306a36Sopenharmony_ci u32 bit, reg; 33962306a36Sopenharmony_ci const struct aspeed_sgpio_bank *bank; 34062306a36Sopenharmony_ci irq_flow_handler_t handler; 34162306a36Sopenharmony_ci struct aspeed_sgpio *gpio; 34262306a36Sopenharmony_ci unsigned long flags; 34362306a36Sopenharmony_ci void __iomem *addr; 34462306a36Sopenharmony_ci int offset; 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci irqd_to_aspeed_sgpio_data(d, &gpio, &bank, &bit, &offset); 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci switch (type & IRQ_TYPE_SENSE_MASK) { 34962306a36Sopenharmony_ci case IRQ_TYPE_EDGE_BOTH: 35062306a36Sopenharmony_ci type2 |= bit; 35162306a36Sopenharmony_ci fallthrough; 35262306a36Sopenharmony_ci case IRQ_TYPE_EDGE_RISING: 35362306a36Sopenharmony_ci type0 |= bit; 35462306a36Sopenharmony_ci fallthrough; 35562306a36Sopenharmony_ci case IRQ_TYPE_EDGE_FALLING: 35662306a36Sopenharmony_ci handler = handle_edge_irq; 35762306a36Sopenharmony_ci break; 35862306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_HIGH: 35962306a36Sopenharmony_ci type0 |= bit; 36062306a36Sopenharmony_ci fallthrough; 36162306a36Sopenharmony_ci case IRQ_TYPE_LEVEL_LOW: 36262306a36Sopenharmony_ci type1 |= bit; 36362306a36Sopenharmony_ci handler = handle_level_irq; 36462306a36Sopenharmony_ci break; 36562306a36Sopenharmony_ci default: 36662306a36Sopenharmony_ci return -EINVAL; 36762306a36Sopenharmony_ci } 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci raw_spin_lock_irqsave(&gpio->lock, flags); 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci addr = bank_reg(gpio, bank, reg_irq_type0); 37262306a36Sopenharmony_ci reg = ioread32(addr); 37362306a36Sopenharmony_ci reg = (reg & ~bit) | type0; 37462306a36Sopenharmony_ci iowrite32(reg, addr); 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci addr = bank_reg(gpio, bank, reg_irq_type1); 37762306a36Sopenharmony_ci reg = ioread32(addr); 37862306a36Sopenharmony_ci reg = (reg & ~bit) | type1; 37962306a36Sopenharmony_ci iowrite32(reg, addr); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci addr = bank_reg(gpio, bank, reg_irq_type2); 38262306a36Sopenharmony_ci reg = ioread32(addr); 38362306a36Sopenharmony_ci reg = (reg & ~bit) | type2; 38462306a36Sopenharmony_ci iowrite32(reg, addr); 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&gpio->lock, flags); 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci irq_set_handler_locked(d, handler); 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci return 0; 39162306a36Sopenharmony_ci} 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_cistatic void aspeed_sgpio_irq_handler(struct irq_desc *desc) 39462306a36Sopenharmony_ci{ 39562306a36Sopenharmony_ci struct gpio_chip *gc = irq_desc_get_handler_data(desc); 39662306a36Sopenharmony_ci struct irq_chip *ic = irq_desc_get_chip(desc); 39762306a36Sopenharmony_ci struct aspeed_sgpio *data = gpiochip_get_data(gc); 39862306a36Sopenharmony_ci unsigned int i, p; 39962306a36Sopenharmony_ci unsigned long reg; 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci chained_irq_enter(ic, desc); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(aspeed_sgpio_banks); i++) { 40462306a36Sopenharmony_ci const struct aspeed_sgpio_bank *bank = &aspeed_sgpio_banks[i]; 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci reg = ioread32(bank_reg(data, bank, reg_irq_status)); 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci for_each_set_bit(p, ®, 32) 40962306a36Sopenharmony_ci generic_handle_domain_irq(gc->irq.domain, (i * 32 + p) * 2); 41062306a36Sopenharmony_ci } 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ci chained_irq_exit(ic, desc); 41362306a36Sopenharmony_ci} 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_cistatic void aspeed_sgpio_irq_print_chip(struct irq_data *d, struct seq_file *p) 41662306a36Sopenharmony_ci{ 41762306a36Sopenharmony_ci const struct aspeed_sgpio_bank *bank; 41862306a36Sopenharmony_ci struct aspeed_sgpio *gpio; 41962306a36Sopenharmony_ci u32 bit; 42062306a36Sopenharmony_ci int offset; 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci irqd_to_aspeed_sgpio_data(d, &gpio, &bank, &bit, &offset); 42362306a36Sopenharmony_ci seq_printf(p, dev_name(gpio->dev)); 42462306a36Sopenharmony_ci} 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_cistatic const struct irq_chip aspeed_sgpio_irq_chip = { 42762306a36Sopenharmony_ci .irq_ack = aspeed_sgpio_irq_ack, 42862306a36Sopenharmony_ci .irq_mask = aspeed_sgpio_irq_mask, 42962306a36Sopenharmony_ci .irq_unmask = aspeed_sgpio_irq_unmask, 43062306a36Sopenharmony_ci .irq_set_type = aspeed_sgpio_set_type, 43162306a36Sopenharmony_ci .irq_print_chip = aspeed_sgpio_irq_print_chip, 43262306a36Sopenharmony_ci .flags = IRQCHIP_IMMUTABLE, 43362306a36Sopenharmony_ci GPIOCHIP_IRQ_RESOURCE_HELPERS, 43462306a36Sopenharmony_ci}; 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_cistatic int aspeed_sgpio_setup_irqs(struct aspeed_sgpio *gpio, 43762306a36Sopenharmony_ci struct platform_device *pdev) 43862306a36Sopenharmony_ci{ 43962306a36Sopenharmony_ci int rc, i; 44062306a36Sopenharmony_ci const struct aspeed_sgpio_bank *bank; 44162306a36Sopenharmony_ci struct gpio_irq_chip *irq; 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci rc = platform_get_irq(pdev, 0); 44462306a36Sopenharmony_ci if (rc < 0) 44562306a36Sopenharmony_ci return rc; 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci gpio->irq = rc; 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci /* Disable IRQ and clear Interrupt status registers for all SGPIO Pins. */ 45062306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(aspeed_sgpio_banks); i++) { 45162306a36Sopenharmony_ci bank = &aspeed_sgpio_banks[i]; 45262306a36Sopenharmony_ci /* disable irq enable bits */ 45362306a36Sopenharmony_ci iowrite32(0x00000000, bank_reg(gpio, bank, reg_irq_enable)); 45462306a36Sopenharmony_ci /* clear status bits */ 45562306a36Sopenharmony_ci iowrite32(0xffffffff, bank_reg(gpio, bank, reg_irq_status)); 45662306a36Sopenharmony_ci } 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci irq = &gpio->chip.irq; 45962306a36Sopenharmony_ci gpio_irq_chip_set_chip(irq, &aspeed_sgpio_irq_chip); 46062306a36Sopenharmony_ci irq->init_valid_mask = aspeed_sgpio_irq_init_valid_mask; 46162306a36Sopenharmony_ci irq->handler = handle_bad_irq; 46262306a36Sopenharmony_ci irq->default_type = IRQ_TYPE_NONE; 46362306a36Sopenharmony_ci irq->parent_handler = aspeed_sgpio_irq_handler; 46462306a36Sopenharmony_ci irq->parent_handler_data = gpio; 46562306a36Sopenharmony_ci irq->parents = &gpio->irq; 46662306a36Sopenharmony_ci irq->num_parents = 1; 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci /* Apply default IRQ settings */ 46962306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(aspeed_sgpio_banks); i++) { 47062306a36Sopenharmony_ci bank = &aspeed_sgpio_banks[i]; 47162306a36Sopenharmony_ci /* set falling or level-low irq */ 47262306a36Sopenharmony_ci iowrite32(0x00000000, bank_reg(gpio, bank, reg_irq_type0)); 47362306a36Sopenharmony_ci /* trigger type is edge */ 47462306a36Sopenharmony_ci iowrite32(0x00000000, bank_reg(gpio, bank, reg_irq_type1)); 47562306a36Sopenharmony_ci /* single edge trigger */ 47662306a36Sopenharmony_ci iowrite32(0x00000000, bank_reg(gpio, bank, reg_irq_type2)); 47762306a36Sopenharmony_ci } 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci return 0; 48062306a36Sopenharmony_ci} 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_cistatic const struct aspeed_sgpio_pdata ast2400_sgpio_pdata = { 48362306a36Sopenharmony_ci .pin_mask = GENMASK(9, 6), 48462306a36Sopenharmony_ci}; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_cistatic int aspeed_sgpio_reset_tolerance(struct gpio_chip *chip, 48762306a36Sopenharmony_ci unsigned int offset, bool enable) 48862306a36Sopenharmony_ci{ 48962306a36Sopenharmony_ci struct aspeed_sgpio *gpio = gpiochip_get_data(chip); 49062306a36Sopenharmony_ci unsigned long flags; 49162306a36Sopenharmony_ci void __iomem *reg; 49262306a36Sopenharmony_ci u32 val; 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_ci reg = bank_reg(gpio, to_bank(offset), reg_tolerance); 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci raw_spin_lock_irqsave(&gpio->lock, flags); 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ci val = readl(reg); 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci if (enable) 50162306a36Sopenharmony_ci val |= GPIO_BIT(offset); 50262306a36Sopenharmony_ci else 50362306a36Sopenharmony_ci val &= ~GPIO_BIT(offset); 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci writel(val, reg); 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_ci raw_spin_unlock_irqrestore(&gpio->lock, flags); 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ci return 0; 51062306a36Sopenharmony_ci} 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_cistatic int aspeed_sgpio_set_config(struct gpio_chip *chip, unsigned int offset, 51362306a36Sopenharmony_ci unsigned long config) 51462306a36Sopenharmony_ci{ 51562306a36Sopenharmony_ci unsigned long param = pinconf_to_config_param(config); 51662306a36Sopenharmony_ci u32 arg = pinconf_to_config_argument(config); 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci if (param == PIN_CONFIG_PERSIST_STATE) 51962306a36Sopenharmony_ci return aspeed_sgpio_reset_tolerance(chip, offset, arg); 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci return -ENOTSUPP; 52262306a36Sopenharmony_ci} 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_cistatic const struct aspeed_sgpio_pdata ast2600_sgpiom_pdata = { 52562306a36Sopenharmony_ci .pin_mask = GENMASK(10, 6), 52662306a36Sopenharmony_ci}; 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_cistatic const struct of_device_id aspeed_sgpio_of_table[] = { 52962306a36Sopenharmony_ci { .compatible = "aspeed,ast2400-sgpio", .data = &ast2400_sgpio_pdata, }, 53062306a36Sopenharmony_ci { .compatible = "aspeed,ast2500-sgpio", .data = &ast2400_sgpio_pdata, }, 53162306a36Sopenharmony_ci { .compatible = "aspeed,ast2600-sgpiom", .data = &ast2600_sgpiom_pdata, }, 53262306a36Sopenharmony_ci {} 53362306a36Sopenharmony_ci}; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, aspeed_sgpio_of_table); 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_cistatic int __init aspeed_sgpio_probe(struct platform_device *pdev) 53862306a36Sopenharmony_ci{ 53962306a36Sopenharmony_ci u32 nr_gpios, sgpio_freq, sgpio_clk_div, gpio_cnt_regval, pin_mask; 54062306a36Sopenharmony_ci const struct aspeed_sgpio_pdata *pdata; 54162306a36Sopenharmony_ci struct aspeed_sgpio *gpio; 54262306a36Sopenharmony_ci unsigned long apb_freq; 54362306a36Sopenharmony_ci int rc; 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL); 54662306a36Sopenharmony_ci if (!gpio) 54762306a36Sopenharmony_ci return -ENOMEM; 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_ci gpio->base = devm_platform_ioremap_resource(pdev, 0); 55062306a36Sopenharmony_ci if (IS_ERR(gpio->base)) 55162306a36Sopenharmony_ci return PTR_ERR(gpio->base); 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_ci gpio->dev = &pdev->dev; 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci pdata = device_get_match_data(&pdev->dev); 55662306a36Sopenharmony_ci if (!pdata) 55762306a36Sopenharmony_ci return -EINVAL; 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci pin_mask = pdata->pin_mask; 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci rc = device_property_read_u32(&pdev->dev, "ngpios", &nr_gpios); 56262306a36Sopenharmony_ci if (rc < 0) { 56362306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not read ngpios property\n"); 56462306a36Sopenharmony_ci return -EINVAL; 56562306a36Sopenharmony_ci } else if (nr_gpios % 8) { 56662306a36Sopenharmony_ci dev_err(&pdev->dev, "Number of GPIOs not multiple of 8: %d\n", 56762306a36Sopenharmony_ci nr_gpios); 56862306a36Sopenharmony_ci return -EINVAL; 56962306a36Sopenharmony_ci } 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci rc = device_property_read_u32(&pdev->dev, "bus-frequency", &sgpio_freq); 57262306a36Sopenharmony_ci if (rc < 0) { 57362306a36Sopenharmony_ci dev_err(&pdev->dev, "Could not read bus-frequency property\n"); 57462306a36Sopenharmony_ci return -EINVAL; 57562306a36Sopenharmony_ci } 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci gpio->pclk = devm_clk_get(&pdev->dev, NULL); 57862306a36Sopenharmony_ci if (IS_ERR(gpio->pclk)) { 57962306a36Sopenharmony_ci dev_err(&pdev->dev, "devm_clk_get failed\n"); 58062306a36Sopenharmony_ci return PTR_ERR(gpio->pclk); 58162306a36Sopenharmony_ci } 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_ci apb_freq = clk_get_rate(gpio->pclk); 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_ci /* 58662306a36Sopenharmony_ci * From the datasheet, 58762306a36Sopenharmony_ci * SGPIO period = 1/PCLK * 2 * (GPIO254[31:16] + 1) 58862306a36Sopenharmony_ci * period = 2 * (GPIO254[31:16] + 1) / PCLK 58962306a36Sopenharmony_ci * frequency = 1 / (2 * (GPIO254[31:16] + 1) / PCLK) 59062306a36Sopenharmony_ci * frequency = PCLK / (2 * (GPIO254[31:16] + 1)) 59162306a36Sopenharmony_ci * frequency * 2 * (GPIO254[31:16] + 1) = PCLK 59262306a36Sopenharmony_ci * GPIO254[31:16] = PCLK / (frequency * 2) - 1 59362306a36Sopenharmony_ci */ 59462306a36Sopenharmony_ci if (sgpio_freq == 0) 59562306a36Sopenharmony_ci return -EINVAL; 59662306a36Sopenharmony_ci 59762306a36Sopenharmony_ci sgpio_clk_div = (apb_freq / (sgpio_freq * 2)) - 1; 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci if (sgpio_clk_div > (1 << 16) - 1) 60062306a36Sopenharmony_ci return -EINVAL; 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ci gpio_cnt_regval = ((nr_gpios / 8) << ASPEED_SGPIO_PINS_SHIFT) & pin_mask; 60362306a36Sopenharmony_ci iowrite32(FIELD_PREP(ASPEED_SGPIO_CLK_DIV_MASK, sgpio_clk_div) | gpio_cnt_regval | 60462306a36Sopenharmony_ci ASPEED_SGPIO_ENABLE, gpio->base + ASPEED_SGPIO_CTRL); 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci raw_spin_lock_init(&gpio->lock); 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_ci gpio->chip.parent = &pdev->dev; 60962306a36Sopenharmony_ci gpio->chip.ngpio = nr_gpios * 2; 61062306a36Sopenharmony_ci gpio->chip.init_valid_mask = aspeed_sgpio_init_valid_mask; 61162306a36Sopenharmony_ci gpio->chip.direction_input = aspeed_sgpio_dir_in; 61262306a36Sopenharmony_ci gpio->chip.direction_output = aspeed_sgpio_dir_out; 61362306a36Sopenharmony_ci gpio->chip.get_direction = aspeed_sgpio_get_direction; 61462306a36Sopenharmony_ci gpio->chip.request = NULL; 61562306a36Sopenharmony_ci gpio->chip.free = NULL; 61662306a36Sopenharmony_ci gpio->chip.get = aspeed_sgpio_get; 61762306a36Sopenharmony_ci gpio->chip.set = aspeed_sgpio_set; 61862306a36Sopenharmony_ci gpio->chip.set_config = aspeed_sgpio_set_config; 61962306a36Sopenharmony_ci gpio->chip.label = dev_name(&pdev->dev); 62062306a36Sopenharmony_ci gpio->chip.base = -1; 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_ci aspeed_sgpio_setup_irqs(gpio, pdev); 62362306a36Sopenharmony_ci 62462306a36Sopenharmony_ci rc = devm_gpiochip_add_data(&pdev->dev, &gpio->chip, gpio); 62562306a36Sopenharmony_ci if (rc < 0) 62662306a36Sopenharmony_ci return rc; 62762306a36Sopenharmony_ci 62862306a36Sopenharmony_ci return 0; 62962306a36Sopenharmony_ci} 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_cistatic struct platform_driver aspeed_sgpio_driver = { 63262306a36Sopenharmony_ci .driver = { 63362306a36Sopenharmony_ci .name = KBUILD_MODNAME, 63462306a36Sopenharmony_ci .of_match_table = aspeed_sgpio_of_table, 63562306a36Sopenharmony_ci }, 63662306a36Sopenharmony_ci}; 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_cimodule_platform_driver_probe(aspeed_sgpio_driver, aspeed_sgpio_probe); 63962306a36Sopenharmony_ciMODULE_DESCRIPTION("Aspeed Serial GPIO Driver"); 640