162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/edac.h>
762306a36Sopenharmony_ci#include <linux/interrupt.h>
862306a36Sopenharmony_ci#include <linux/kernel.h>
962306a36Sopenharmony_ci#include <linux/of.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/regmap.h>
1262306a36Sopenharmony_ci#include <linux/soc/qcom/llcc-qcom.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include "edac_mc.h"
1562306a36Sopenharmony_ci#include "edac_device.h"
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#define EDAC_LLCC                       "qcom_llcc"
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define LLCC_ERP_PANIC_ON_UE            1
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define TRP_SYN_REG_CNT                 6
2262306a36Sopenharmony_ci#define DRP_SYN_REG_CNT                 8
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#define LLCC_LB_CNT_MASK                GENMASK(31, 28)
2562306a36Sopenharmony_ci#define LLCC_LB_CNT_SHIFT               28
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci/* Mask and shift macros */
2862306a36Sopenharmony_ci#define ECC_DB_ERR_COUNT_MASK           GENMASK(4, 0)
2962306a36Sopenharmony_ci#define ECC_DB_ERR_WAYS_MASK            GENMASK(31, 16)
3062306a36Sopenharmony_ci#define ECC_DB_ERR_WAYS_SHIFT           BIT(4)
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#define ECC_SB_ERR_COUNT_MASK           GENMASK(23, 16)
3362306a36Sopenharmony_ci#define ECC_SB_ERR_COUNT_SHIFT          BIT(4)
3462306a36Sopenharmony_ci#define ECC_SB_ERR_WAYS_MASK            GENMASK(15, 0)
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#define SB_ECC_ERROR                    BIT(0)
3762306a36Sopenharmony_ci#define DB_ECC_ERROR                    BIT(1)
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define DRP_TRP_INT_CLEAR               GENMASK(1, 0)
4062306a36Sopenharmony_ci#define DRP_TRP_CNT_CLEAR               GENMASK(1, 0)
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#define SB_ERROR_THRESHOLD              0x1
4362306a36Sopenharmony_ci#define SB_ERROR_THRESHOLD_SHIFT        24
4462306a36Sopenharmony_ci#define SB_DB_TRP_INTERRUPT_ENABLE      0x3
4562306a36Sopenharmony_ci#define TRP0_INTERRUPT_ENABLE           0x1
4662306a36Sopenharmony_ci#define DRP0_INTERRUPT_ENABLE           BIT(6)
4762306a36Sopenharmony_ci#define SB_DB_DRP_INTERRUPT_ENABLE      0x3
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci#define ECC_POLL_MSEC			5000
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cienum {
5262306a36Sopenharmony_ci	LLCC_DRAM_CE = 0,
5362306a36Sopenharmony_ci	LLCC_DRAM_UE,
5462306a36Sopenharmony_ci	LLCC_TRAM_CE,
5562306a36Sopenharmony_ci	LLCC_TRAM_UE,
5662306a36Sopenharmony_ci};
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cistatic const struct llcc_edac_reg_data edac_reg_data[] = {
5962306a36Sopenharmony_ci	[LLCC_DRAM_CE] = {
6062306a36Sopenharmony_ci		.name = "DRAM Single-bit",
6162306a36Sopenharmony_ci		.reg_cnt = DRP_SYN_REG_CNT,
6262306a36Sopenharmony_ci		.count_mask = ECC_SB_ERR_COUNT_MASK,
6362306a36Sopenharmony_ci		.ways_mask = ECC_SB_ERR_WAYS_MASK,
6462306a36Sopenharmony_ci		.count_shift = ECC_SB_ERR_COUNT_SHIFT,
6562306a36Sopenharmony_ci	},
6662306a36Sopenharmony_ci	[LLCC_DRAM_UE] = {
6762306a36Sopenharmony_ci		.name = "DRAM Double-bit",
6862306a36Sopenharmony_ci		.reg_cnt = DRP_SYN_REG_CNT,
6962306a36Sopenharmony_ci		.count_mask = ECC_DB_ERR_COUNT_MASK,
7062306a36Sopenharmony_ci		.ways_mask = ECC_DB_ERR_WAYS_MASK,
7162306a36Sopenharmony_ci		.ways_shift = ECC_DB_ERR_WAYS_SHIFT,
7262306a36Sopenharmony_ci	},
7362306a36Sopenharmony_ci	[LLCC_TRAM_CE] = {
7462306a36Sopenharmony_ci		.name = "TRAM Single-bit",
7562306a36Sopenharmony_ci		.reg_cnt = TRP_SYN_REG_CNT,
7662306a36Sopenharmony_ci		.count_mask = ECC_SB_ERR_COUNT_MASK,
7762306a36Sopenharmony_ci		.ways_mask = ECC_SB_ERR_WAYS_MASK,
7862306a36Sopenharmony_ci		.count_shift = ECC_SB_ERR_COUNT_SHIFT,
7962306a36Sopenharmony_ci	},
8062306a36Sopenharmony_ci	[LLCC_TRAM_UE] = {
8162306a36Sopenharmony_ci		.name = "TRAM Double-bit",
8262306a36Sopenharmony_ci		.reg_cnt = TRP_SYN_REG_CNT,
8362306a36Sopenharmony_ci		.count_mask = ECC_DB_ERR_COUNT_MASK,
8462306a36Sopenharmony_ci		.ways_mask = ECC_DB_ERR_WAYS_MASK,
8562306a36Sopenharmony_ci		.ways_shift = ECC_DB_ERR_WAYS_SHIFT,
8662306a36Sopenharmony_ci	},
8762306a36Sopenharmony_ci};
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_cistatic int qcom_llcc_core_setup(struct llcc_drv_data *drv, struct regmap *llcc_bcast_regmap)
9062306a36Sopenharmony_ci{
9162306a36Sopenharmony_ci	u32 sb_err_threshold;
9262306a36Sopenharmony_ci	int ret;
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	/*
9562306a36Sopenharmony_ci	 * Configure interrupt enable registers such that Tag, Data RAM related
9662306a36Sopenharmony_ci	 * interrupts are propagated to interrupt controller for servicing
9762306a36Sopenharmony_ci	 */
9862306a36Sopenharmony_ci	ret = regmap_update_bits(llcc_bcast_regmap, drv->edac_reg_offset->cmn_interrupt_2_enable,
9962306a36Sopenharmony_ci				 TRP0_INTERRUPT_ENABLE,
10062306a36Sopenharmony_ci				 TRP0_INTERRUPT_ENABLE);
10162306a36Sopenharmony_ci	if (ret)
10262306a36Sopenharmony_ci		return ret;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	ret = regmap_update_bits(llcc_bcast_regmap, drv->edac_reg_offset->trp_interrupt_0_enable,
10562306a36Sopenharmony_ci				 SB_DB_TRP_INTERRUPT_ENABLE,
10662306a36Sopenharmony_ci				 SB_DB_TRP_INTERRUPT_ENABLE);
10762306a36Sopenharmony_ci	if (ret)
10862306a36Sopenharmony_ci		return ret;
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci	sb_err_threshold = (SB_ERROR_THRESHOLD << SB_ERROR_THRESHOLD_SHIFT);
11162306a36Sopenharmony_ci	ret = regmap_write(llcc_bcast_regmap, drv->edac_reg_offset->drp_ecc_error_cfg,
11262306a36Sopenharmony_ci			   sb_err_threshold);
11362306a36Sopenharmony_ci	if (ret)
11462306a36Sopenharmony_ci		return ret;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	ret = regmap_update_bits(llcc_bcast_regmap, drv->edac_reg_offset->cmn_interrupt_2_enable,
11762306a36Sopenharmony_ci				 DRP0_INTERRUPT_ENABLE,
11862306a36Sopenharmony_ci				 DRP0_INTERRUPT_ENABLE);
11962306a36Sopenharmony_ci	if (ret)
12062306a36Sopenharmony_ci		return ret;
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	ret = regmap_write(llcc_bcast_regmap, drv->edac_reg_offset->drp_interrupt_enable,
12362306a36Sopenharmony_ci			   SB_DB_DRP_INTERRUPT_ENABLE);
12462306a36Sopenharmony_ci	return ret;
12562306a36Sopenharmony_ci}
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci/* Clear the error interrupt and counter registers */
12862306a36Sopenharmony_cistatic int
12962306a36Sopenharmony_ciqcom_llcc_clear_error_status(int err_type, struct llcc_drv_data *drv)
13062306a36Sopenharmony_ci{
13162306a36Sopenharmony_ci	int ret;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	switch (err_type) {
13462306a36Sopenharmony_ci	case LLCC_DRAM_CE:
13562306a36Sopenharmony_ci	case LLCC_DRAM_UE:
13662306a36Sopenharmony_ci		ret = regmap_write(drv->bcast_regmap,
13762306a36Sopenharmony_ci				   drv->edac_reg_offset->drp_interrupt_clear,
13862306a36Sopenharmony_ci				   DRP_TRP_INT_CLEAR);
13962306a36Sopenharmony_ci		if (ret)
14062306a36Sopenharmony_ci			return ret;
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci		ret = regmap_write(drv->bcast_regmap,
14362306a36Sopenharmony_ci				   drv->edac_reg_offset->drp_ecc_error_cntr_clear,
14462306a36Sopenharmony_ci				   DRP_TRP_CNT_CLEAR);
14562306a36Sopenharmony_ci		if (ret)
14662306a36Sopenharmony_ci			return ret;
14762306a36Sopenharmony_ci		break;
14862306a36Sopenharmony_ci	case LLCC_TRAM_CE:
14962306a36Sopenharmony_ci	case LLCC_TRAM_UE:
15062306a36Sopenharmony_ci		ret = regmap_write(drv->bcast_regmap,
15162306a36Sopenharmony_ci				   drv->edac_reg_offset->trp_interrupt_0_clear,
15262306a36Sopenharmony_ci				   DRP_TRP_INT_CLEAR);
15362306a36Sopenharmony_ci		if (ret)
15462306a36Sopenharmony_ci			return ret;
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci		ret = regmap_write(drv->bcast_regmap,
15762306a36Sopenharmony_ci				   drv->edac_reg_offset->trp_ecc_error_cntr_clear,
15862306a36Sopenharmony_ci				   DRP_TRP_CNT_CLEAR);
15962306a36Sopenharmony_ci		if (ret)
16062306a36Sopenharmony_ci			return ret;
16162306a36Sopenharmony_ci		break;
16262306a36Sopenharmony_ci	default:
16362306a36Sopenharmony_ci		ret = -EINVAL;
16462306a36Sopenharmony_ci		edac_printk(KERN_CRIT, EDAC_LLCC, "Unexpected error type: %d\n",
16562306a36Sopenharmony_ci			    err_type);
16662306a36Sopenharmony_ci	}
16762306a36Sopenharmony_ci	return ret;
16862306a36Sopenharmony_ci}
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_cistruct qcom_llcc_syn_regs {
17162306a36Sopenharmony_ci	u32 synd_reg;
17262306a36Sopenharmony_ci	u32 count_status_reg;
17362306a36Sopenharmony_ci	u32 ways_status_reg;
17462306a36Sopenharmony_ci};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic void get_reg_offsets(struct llcc_drv_data *drv, int err_type,
17762306a36Sopenharmony_ci			    struct qcom_llcc_syn_regs *syn_regs)
17862306a36Sopenharmony_ci{
17962306a36Sopenharmony_ci	const struct llcc_edac_reg_offset *edac_reg_offset = drv->edac_reg_offset;
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	switch (err_type) {
18262306a36Sopenharmony_ci	case LLCC_DRAM_CE:
18362306a36Sopenharmony_ci		syn_regs->synd_reg = edac_reg_offset->drp_ecc_sb_err_syn0;
18462306a36Sopenharmony_ci		syn_regs->count_status_reg = edac_reg_offset->drp_ecc_error_status1;
18562306a36Sopenharmony_ci		syn_regs->ways_status_reg = edac_reg_offset->drp_ecc_error_status0;
18662306a36Sopenharmony_ci		break;
18762306a36Sopenharmony_ci	case LLCC_DRAM_UE:
18862306a36Sopenharmony_ci		syn_regs->synd_reg = edac_reg_offset->drp_ecc_db_err_syn0;
18962306a36Sopenharmony_ci		syn_regs->count_status_reg = edac_reg_offset->drp_ecc_error_status1;
19062306a36Sopenharmony_ci		syn_regs->ways_status_reg = edac_reg_offset->drp_ecc_error_status0;
19162306a36Sopenharmony_ci		break;
19262306a36Sopenharmony_ci	case LLCC_TRAM_CE:
19362306a36Sopenharmony_ci		syn_regs->synd_reg = edac_reg_offset->trp_ecc_sb_err_syn0;
19462306a36Sopenharmony_ci		syn_regs->count_status_reg = edac_reg_offset->trp_ecc_error_status1;
19562306a36Sopenharmony_ci		syn_regs->ways_status_reg = edac_reg_offset->trp_ecc_error_status0;
19662306a36Sopenharmony_ci		break;
19762306a36Sopenharmony_ci	case LLCC_TRAM_UE:
19862306a36Sopenharmony_ci		syn_regs->synd_reg = edac_reg_offset->trp_ecc_db_err_syn0;
19962306a36Sopenharmony_ci		syn_regs->count_status_reg = edac_reg_offset->trp_ecc_error_status1;
20062306a36Sopenharmony_ci		syn_regs->ways_status_reg = edac_reg_offset->trp_ecc_error_status0;
20162306a36Sopenharmony_ci		break;
20262306a36Sopenharmony_ci	}
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci/* Dump Syndrome registers data for Tag RAM, Data RAM bit errors*/
20662306a36Sopenharmony_cistatic int
20762306a36Sopenharmony_cidump_syn_reg_values(struct llcc_drv_data *drv, u32 bank, int err_type)
20862306a36Sopenharmony_ci{
20962306a36Sopenharmony_ci	struct llcc_edac_reg_data reg_data = edac_reg_data[err_type];
21062306a36Sopenharmony_ci	struct qcom_llcc_syn_regs regs = { };
21162306a36Sopenharmony_ci	int err_cnt, err_ways, ret, i;
21262306a36Sopenharmony_ci	u32 synd_reg, synd_val;
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	get_reg_offsets(drv, err_type, &regs);
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	for (i = 0; i < reg_data.reg_cnt; i++) {
21762306a36Sopenharmony_ci		synd_reg = regs.synd_reg + (i * 4);
21862306a36Sopenharmony_ci		ret = regmap_read(drv->regmaps[bank], synd_reg,
21962306a36Sopenharmony_ci				  &synd_val);
22062306a36Sopenharmony_ci		if (ret)
22162306a36Sopenharmony_ci			goto clear;
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci		edac_printk(KERN_CRIT, EDAC_LLCC, "%s: ECC_SYN%d: 0x%8x\n",
22462306a36Sopenharmony_ci			    reg_data.name, i, synd_val);
22562306a36Sopenharmony_ci	}
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	ret = regmap_read(drv->regmaps[bank], regs.count_status_reg,
22862306a36Sopenharmony_ci			  &err_cnt);
22962306a36Sopenharmony_ci	if (ret)
23062306a36Sopenharmony_ci		goto clear;
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	err_cnt &= reg_data.count_mask;
23362306a36Sopenharmony_ci	err_cnt >>= reg_data.count_shift;
23462306a36Sopenharmony_ci	edac_printk(KERN_CRIT, EDAC_LLCC, "%s: Error count: 0x%4x\n",
23562306a36Sopenharmony_ci		    reg_data.name, err_cnt);
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	ret = regmap_read(drv->regmaps[bank], regs.ways_status_reg,
23862306a36Sopenharmony_ci			  &err_ways);
23962306a36Sopenharmony_ci	if (ret)
24062306a36Sopenharmony_ci		goto clear;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	err_ways &= reg_data.ways_mask;
24362306a36Sopenharmony_ci	err_ways >>= reg_data.ways_shift;
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	edac_printk(KERN_CRIT, EDAC_LLCC, "%s: Error ways: 0x%4x\n",
24662306a36Sopenharmony_ci		    reg_data.name, err_ways);
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ciclear:
24962306a36Sopenharmony_ci	return qcom_llcc_clear_error_status(err_type, drv);
25062306a36Sopenharmony_ci}
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic int
25362306a36Sopenharmony_cidump_syn_reg(struct edac_device_ctl_info *edev_ctl, int err_type, u32 bank)
25462306a36Sopenharmony_ci{
25562306a36Sopenharmony_ci	struct llcc_drv_data *drv = edev_ctl->dev->platform_data;
25662306a36Sopenharmony_ci	int ret;
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	ret = dump_syn_reg_values(drv, bank, err_type);
25962306a36Sopenharmony_ci	if (ret)
26062306a36Sopenharmony_ci		return ret;
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	switch (err_type) {
26362306a36Sopenharmony_ci	case LLCC_DRAM_CE:
26462306a36Sopenharmony_ci		edac_device_handle_ce(edev_ctl, 0, bank,
26562306a36Sopenharmony_ci				      "LLCC Data RAM correctable Error");
26662306a36Sopenharmony_ci		break;
26762306a36Sopenharmony_ci	case LLCC_DRAM_UE:
26862306a36Sopenharmony_ci		edac_device_handle_ue(edev_ctl, 0, bank,
26962306a36Sopenharmony_ci				      "LLCC Data RAM uncorrectable Error");
27062306a36Sopenharmony_ci		break;
27162306a36Sopenharmony_ci	case LLCC_TRAM_CE:
27262306a36Sopenharmony_ci		edac_device_handle_ce(edev_ctl, 0, bank,
27362306a36Sopenharmony_ci				      "LLCC Tag RAM correctable Error");
27462306a36Sopenharmony_ci		break;
27562306a36Sopenharmony_ci	case LLCC_TRAM_UE:
27662306a36Sopenharmony_ci		edac_device_handle_ue(edev_ctl, 0, bank,
27762306a36Sopenharmony_ci				      "LLCC Tag RAM uncorrectable Error");
27862306a36Sopenharmony_ci		break;
27962306a36Sopenharmony_ci	default:
28062306a36Sopenharmony_ci		ret = -EINVAL;
28162306a36Sopenharmony_ci		edac_printk(KERN_CRIT, EDAC_LLCC, "Unexpected error type: %d\n",
28262306a36Sopenharmony_ci			    err_type);
28362306a36Sopenharmony_ci	}
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	return ret;
28662306a36Sopenharmony_ci}
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_cistatic irqreturn_t llcc_ecc_irq_handler(int irq, void *edev_ctl)
28962306a36Sopenharmony_ci{
29062306a36Sopenharmony_ci	struct edac_device_ctl_info *edac_dev_ctl = edev_ctl;
29162306a36Sopenharmony_ci	struct llcc_drv_data *drv = edac_dev_ctl->dev->platform_data;
29262306a36Sopenharmony_ci	irqreturn_t irq_rc = IRQ_NONE;
29362306a36Sopenharmony_ci	u32 drp_error, trp_error, i;
29462306a36Sopenharmony_ci	int ret;
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	/* Iterate over the banks and look for Tag RAM or Data RAM errors */
29762306a36Sopenharmony_ci	for (i = 0; i < drv->num_banks; i++) {
29862306a36Sopenharmony_ci		ret = regmap_read(drv->regmaps[i], drv->edac_reg_offset->drp_interrupt_status,
29962306a36Sopenharmony_ci				  &drp_error);
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ci		if (!ret && (drp_error & SB_ECC_ERROR)) {
30262306a36Sopenharmony_ci			edac_printk(KERN_CRIT, EDAC_LLCC,
30362306a36Sopenharmony_ci				    "Single Bit Error detected in Data RAM\n");
30462306a36Sopenharmony_ci			ret = dump_syn_reg(edev_ctl, LLCC_DRAM_CE, i);
30562306a36Sopenharmony_ci		} else if (!ret && (drp_error & DB_ECC_ERROR)) {
30662306a36Sopenharmony_ci			edac_printk(KERN_CRIT, EDAC_LLCC,
30762306a36Sopenharmony_ci				    "Double Bit Error detected in Data RAM\n");
30862306a36Sopenharmony_ci			ret = dump_syn_reg(edev_ctl, LLCC_DRAM_UE, i);
30962306a36Sopenharmony_ci		}
31062306a36Sopenharmony_ci		if (!ret)
31162306a36Sopenharmony_ci			irq_rc = IRQ_HANDLED;
31262306a36Sopenharmony_ci
31362306a36Sopenharmony_ci		ret = regmap_read(drv->regmaps[i], drv->edac_reg_offset->trp_interrupt_0_status,
31462306a36Sopenharmony_ci				  &trp_error);
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci		if (!ret && (trp_error & SB_ECC_ERROR)) {
31762306a36Sopenharmony_ci			edac_printk(KERN_CRIT, EDAC_LLCC,
31862306a36Sopenharmony_ci				    "Single Bit Error detected in Tag RAM\n");
31962306a36Sopenharmony_ci			ret = dump_syn_reg(edev_ctl, LLCC_TRAM_CE, i);
32062306a36Sopenharmony_ci		} else if (!ret && (trp_error & DB_ECC_ERROR)) {
32162306a36Sopenharmony_ci			edac_printk(KERN_CRIT, EDAC_LLCC,
32262306a36Sopenharmony_ci				    "Double Bit Error detected in Tag RAM\n");
32362306a36Sopenharmony_ci			ret = dump_syn_reg(edev_ctl, LLCC_TRAM_UE, i);
32462306a36Sopenharmony_ci		}
32562306a36Sopenharmony_ci		if (!ret)
32662306a36Sopenharmony_ci			irq_rc = IRQ_HANDLED;
32762306a36Sopenharmony_ci	}
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci	return irq_rc;
33062306a36Sopenharmony_ci}
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_cistatic void llcc_ecc_check(struct edac_device_ctl_info *edev_ctl)
33362306a36Sopenharmony_ci{
33462306a36Sopenharmony_ci	llcc_ecc_irq_handler(0, edev_ctl);
33562306a36Sopenharmony_ci}
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_cistatic int qcom_llcc_edac_probe(struct platform_device *pdev)
33862306a36Sopenharmony_ci{
33962306a36Sopenharmony_ci	struct llcc_drv_data *llcc_driv_data = pdev->dev.platform_data;
34062306a36Sopenharmony_ci	struct edac_device_ctl_info *edev_ctl;
34162306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
34262306a36Sopenharmony_ci	int ecc_irq;
34362306a36Sopenharmony_ci	int rc;
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci	rc = qcom_llcc_core_setup(llcc_driv_data, llcc_driv_data->bcast_regmap);
34662306a36Sopenharmony_ci	if (rc)
34762306a36Sopenharmony_ci		return rc;
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci	/* Allocate edac control info */
35062306a36Sopenharmony_ci	edev_ctl = edac_device_alloc_ctl_info(0, "qcom-llcc", 1, "bank",
35162306a36Sopenharmony_ci					      llcc_driv_data->num_banks, 1,
35262306a36Sopenharmony_ci					      NULL, 0,
35362306a36Sopenharmony_ci					      edac_device_alloc_index());
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci	if (!edev_ctl)
35662306a36Sopenharmony_ci		return -ENOMEM;
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci	edev_ctl->dev = dev;
35962306a36Sopenharmony_ci	edev_ctl->mod_name = dev_name(dev);
36062306a36Sopenharmony_ci	edev_ctl->dev_name = dev_name(dev);
36162306a36Sopenharmony_ci	edev_ctl->ctl_name = "llcc";
36262306a36Sopenharmony_ci	edev_ctl->panic_on_ue = LLCC_ERP_PANIC_ON_UE;
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci	/* Check if LLCC driver has passed ECC IRQ */
36562306a36Sopenharmony_ci	ecc_irq = llcc_driv_data->ecc_irq;
36662306a36Sopenharmony_ci	if (ecc_irq > 0) {
36762306a36Sopenharmony_ci		/* Use interrupt mode if IRQ is available */
36862306a36Sopenharmony_ci		rc = devm_request_irq(dev, ecc_irq, llcc_ecc_irq_handler,
36962306a36Sopenharmony_ci			      IRQF_TRIGGER_HIGH, "llcc_ecc", edev_ctl);
37062306a36Sopenharmony_ci		if (!rc) {
37162306a36Sopenharmony_ci			edac_op_state = EDAC_OPSTATE_INT;
37262306a36Sopenharmony_ci			goto irq_done;
37362306a36Sopenharmony_ci		}
37462306a36Sopenharmony_ci	}
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	/* Fall back to polling mode otherwise */
37762306a36Sopenharmony_ci	edev_ctl->poll_msec = ECC_POLL_MSEC;
37862306a36Sopenharmony_ci	edev_ctl->edac_check = llcc_ecc_check;
37962306a36Sopenharmony_ci	edac_op_state = EDAC_OPSTATE_POLL;
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ciirq_done:
38262306a36Sopenharmony_ci	rc = edac_device_add_device(edev_ctl);
38362306a36Sopenharmony_ci	if (rc) {
38462306a36Sopenharmony_ci		edac_device_free_ctl_info(edev_ctl);
38562306a36Sopenharmony_ci		return rc;
38662306a36Sopenharmony_ci	}
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci	platform_set_drvdata(pdev, edev_ctl);
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci	return rc;
39162306a36Sopenharmony_ci}
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_cistatic int qcom_llcc_edac_remove(struct platform_device *pdev)
39462306a36Sopenharmony_ci{
39562306a36Sopenharmony_ci	struct edac_device_ctl_info *edev_ctl = dev_get_drvdata(&pdev->dev);
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci	edac_device_del_device(edev_ctl->dev);
39862306a36Sopenharmony_ci	edac_device_free_ctl_info(edev_ctl);
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	return 0;
40162306a36Sopenharmony_ci}
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_cistatic const struct platform_device_id qcom_llcc_edac_id_table[] = {
40462306a36Sopenharmony_ci	{ .name = "qcom_llcc_edac" },
40562306a36Sopenharmony_ci	{}
40662306a36Sopenharmony_ci};
40762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(platform, qcom_llcc_edac_id_table);
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_cistatic struct platform_driver qcom_llcc_edac_driver = {
41062306a36Sopenharmony_ci	.probe = qcom_llcc_edac_probe,
41162306a36Sopenharmony_ci	.remove = qcom_llcc_edac_remove,
41262306a36Sopenharmony_ci	.driver = {
41362306a36Sopenharmony_ci		.name = "qcom_llcc_edac",
41462306a36Sopenharmony_ci	},
41562306a36Sopenharmony_ci	.id_table = qcom_llcc_edac_id_table,
41662306a36Sopenharmony_ci};
41762306a36Sopenharmony_cimodule_platform_driver(qcom_llcc_edac_driver);
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ciMODULE_DESCRIPTION("QCOM EDAC driver");
42062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
421