162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2018, 2019 Cisco Systems 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/edac.h> 762306a36Sopenharmony_ci#include <linux/module.h> 862306a36Sopenharmony_ci#include <linux/init.h> 962306a36Sopenharmony_ci#include <linux/interrupt.h> 1062306a36Sopenharmony_ci#include <linux/platform_device.h> 1162306a36Sopenharmony_ci#include <linux/stop_machine.h> 1262306a36Sopenharmony_ci#include <linux/io.h> 1362306a36Sopenharmony_ci#include <linux/of_address.h> 1462306a36Sopenharmony_ci#include <linux/regmap.h> 1562306a36Sopenharmony_ci#include "edac_module.h" 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#define DRV_NAME "aspeed-edac" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define ASPEED_MCR_PROT 0x00 /* protection key register */ 2262306a36Sopenharmony_ci#define ASPEED_MCR_CONF 0x04 /* configuration register */ 2362306a36Sopenharmony_ci#define ASPEED_MCR_INTR_CTRL 0x50 /* interrupt control/status register */ 2462306a36Sopenharmony_ci#define ASPEED_MCR_ADDR_UNREC 0x58 /* address of first un-recoverable error */ 2562306a36Sopenharmony_ci#define ASPEED_MCR_ADDR_REC 0x5c /* address of last recoverable error */ 2662306a36Sopenharmony_ci#define ASPEED_MCR_LAST ASPEED_MCR_ADDR_REC 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#define ASPEED_MCR_PROT_PASSWD 0xfc600309 3062306a36Sopenharmony_ci#define ASPEED_MCR_CONF_DRAM_TYPE BIT(4) 3162306a36Sopenharmony_ci#define ASPEED_MCR_CONF_ECC BIT(7) 3262306a36Sopenharmony_ci#define ASPEED_MCR_INTR_CTRL_CLEAR BIT(31) 3362306a36Sopenharmony_ci#define ASPEED_MCR_INTR_CTRL_CNT_REC GENMASK(23, 16) 3462306a36Sopenharmony_ci#define ASPEED_MCR_INTR_CTRL_CNT_UNREC GENMASK(15, 12) 3562306a36Sopenharmony_ci#define ASPEED_MCR_INTR_CTRL_ENABLE (BIT(0) | BIT(1)) 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistatic struct regmap *aspeed_regmap; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistatic int regmap_reg_write(void *context, unsigned int reg, unsigned int val) 4262306a36Sopenharmony_ci{ 4362306a36Sopenharmony_ci void __iomem *regs = (void __iomem *)context; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci /* enable write to MCR register set */ 4662306a36Sopenharmony_ci writel(ASPEED_MCR_PROT_PASSWD, regs + ASPEED_MCR_PROT); 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci writel(val, regs + reg); 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci /* disable write to MCR register set */ 5162306a36Sopenharmony_ci writel(~ASPEED_MCR_PROT_PASSWD, regs + ASPEED_MCR_PROT); 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci return 0; 5462306a36Sopenharmony_ci} 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic int regmap_reg_read(void *context, unsigned int reg, unsigned int *val) 5862306a36Sopenharmony_ci{ 5962306a36Sopenharmony_ci void __iomem *regs = (void __iomem *)context; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci *val = readl(regs + reg); 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci return 0; 6462306a36Sopenharmony_ci} 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_cistatic bool regmap_is_volatile(struct device *dev, unsigned int reg) 6762306a36Sopenharmony_ci{ 6862306a36Sopenharmony_ci switch (reg) { 6962306a36Sopenharmony_ci case ASPEED_MCR_PROT: 7062306a36Sopenharmony_ci case ASPEED_MCR_INTR_CTRL: 7162306a36Sopenharmony_ci case ASPEED_MCR_ADDR_UNREC: 7262306a36Sopenharmony_ci case ASPEED_MCR_ADDR_REC: 7362306a36Sopenharmony_ci return true; 7462306a36Sopenharmony_ci default: 7562306a36Sopenharmony_ci return false; 7662306a36Sopenharmony_ci } 7762306a36Sopenharmony_ci} 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic const struct regmap_config aspeed_regmap_config = { 8162306a36Sopenharmony_ci .reg_bits = 32, 8262306a36Sopenharmony_ci .val_bits = 32, 8362306a36Sopenharmony_ci .reg_stride = 4, 8462306a36Sopenharmony_ci .max_register = ASPEED_MCR_LAST, 8562306a36Sopenharmony_ci .reg_write = regmap_reg_write, 8662306a36Sopenharmony_ci .reg_read = regmap_reg_read, 8762306a36Sopenharmony_ci .volatile_reg = regmap_is_volatile, 8862306a36Sopenharmony_ci .fast_io = true, 8962306a36Sopenharmony_ci}; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic void count_rec(struct mem_ctl_info *mci, u8 rec_cnt, u32 rec_addr) 9362306a36Sopenharmony_ci{ 9462306a36Sopenharmony_ci struct csrow_info *csrow = mci->csrows[0]; 9562306a36Sopenharmony_ci u32 page, offset, syndrome; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci if (!rec_cnt) 9862306a36Sopenharmony_ci return; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci /* report first few errors (if there are) */ 10162306a36Sopenharmony_ci /* note: no addresses are recorded */ 10262306a36Sopenharmony_ci if (rec_cnt > 1) { 10362306a36Sopenharmony_ci /* page, offset and syndrome are not available */ 10462306a36Sopenharmony_ci page = 0; 10562306a36Sopenharmony_ci offset = 0; 10662306a36Sopenharmony_ci syndrome = 0; 10762306a36Sopenharmony_ci edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, rec_cnt-1, 10862306a36Sopenharmony_ci page, offset, syndrome, 0, 0, -1, 10962306a36Sopenharmony_ci "address(es) not available", ""); 11062306a36Sopenharmony_ci } 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci /* report last error */ 11362306a36Sopenharmony_ci /* note: rec_addr is the last recoverable error addr */ 11462306a36Sopenharmony_ci page = rec_addr >> PAGE_SHIFT; 11562306a36Sopenharmony_ci offset = rec_addr & ~PAGE_MASK; 11662306a36Sopenharmony_ci /* syndrome is not available */ 11762306a36Sopenharmony_ci syndrome = 0; 11862306a36Sopenharmony_ci edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1, 11962306a36Sopenharmony_ci csrow->first_page + page, offset, syndrome, 12062306a36Sopenharmony_ci 0, 0, -1, "", ""); 12162306a36Sopenharmony_ci} 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic void count_un_rec(struct mem_ctl_info *mci, u8 un_rec_cnt, 12562306a36Sopenharmony_ci u32 un_rec_addr) 12662306a36Sopenharmony_ci{ 12762306a36Sopenharmony_ci struct csrow_info *csrow = mci->csrows[0]; 12862306a36Sopenharmony_ci u32 page, offset, syndrome; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci if (!un_rec_cnt) 13162306a36Sopenharmony_ci return; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci /* report 1. error */ 13462306a36Sopenharmony_ci /* note: un_rec_addr is the first unrecoverable error addr */ 13562306a36Sopenharmony_ci page = un_rec_addr >> PAGE_SHIFT; 13662306a36Sopenharmony_ci offset = un_rec_addr & ~PAGE_MASK; 13762306a36Sopenharmony_ci /* syndrome is not available */ 13862306a36Sopenharmony_ci syndrome = 0; 13962306a36Sopenharmony_ci edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 14062306a36Sopenharmony_ci csrow->first_page + page, offset, syndrome, 14162306a36Sopenharmony_ci 0, 0, -1, "", ""); 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci /* report further errors (if there are) */ 14462306a36Sopenharmony_ci /* note: no addresses are recorded */ 14562306a36Sopenharmony_ci if (un_rec_cnt > 1) { 14662306a36Sopenharmony_ci /* page, offset and syndrome are not available */ 14762306a36Sopenharmony_ci page = 0; 14862306a36Sopenharmony_ci offset = 0; 14962306a36Sopenharmony_ci syndrome = 0; 15062306a36Sopenharmony_ci edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, un_rec_cnt-1, 15162306a36Sopenharmony_ci page, offset, syndrome, 0, 0, -1, 15262306a36Sopenharmony_ci "address(es) not available", ""); 15362306a36Sopenharmony_ci } 15462306a36Sopenharmony_ci} 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_cistatic irqreturn_t mcr_isr(int irq, void *arg) 15862306a36Sopenharmony_ci{ 15962306a36Sopenharmony_ci struct mem_ctl_info *mci = arg; 16062306a36Sopenharmony_ci u32 rec_addr, un_rec_addr; 16162306a36Sopenharmony_ci u32 reg50, reg5c, reg58; 16262306a36Sopenharmony_ci u8 rec_cnt, un_rec_cnt; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci regmap_read(aspeed_regmap, ASPEED_MCR_INTR_CTRL, ®50); 16562306a36Sopenharmony_ci dev_dbg(mci->pdev, "received edac interrupt w/ mcr register 50: 0x%x\n", 16662306a36Sopenharmony_ci reg50); 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci /* collect data about recoverable and unrecoverable errors */ 16962306a36Sopenharmony_ci rec_cnt = (reg50 & ASPEED_MCR_INTR_CTRL_CNT_REC) >> 16; 17062306a36Sopenharmony_ci un_rec_cnt = (reg50 & ASPEED_MCR_INTR_CTRL_CNT_UNREC) >> 12; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci dev_dbg(mci->pdev, "%d recoverable interrupts and %d unrecoverable interrupts\n", 17362306a36Sopenharmony_ci rec_cnt, un_rec_cnt); 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci regmap_read(aspeed_regmap, ASPEED_MCR_ADDR_UNREC, ®58); 17662306a36Sopenharmony_ci un_rec_addr = reg58; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci regmap_read(aspeed_regmap, ASPEED_MCR_ADDR_REC, ®5c); 17962306a36Sopenharmony_ci rec_addr = reg5c; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci /* clear interrupt flags and error counters: */ 18262306a36Sopenharmony_ci regmap_update_bits(aspeed_regmap, ASPEED_MCR_INTR_CTRL, 18362306a36Sopenharmony_ci ASPEED_MCR_INTR_CTRL_CLEAR, 18462306a36Sopenharmony_ci ASPEED_MCR_INTR_CTRL_CLEAR); 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci regmap_update_bits(aspeed_regmap, ASPEED_MCR_INTR_CTRL, 18762306a36Sopenharmony_ci ASPEED_MCR_INTR_CTRL_CLEAR, 0); 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci /* process recoverable and unrecoverable errors */ 19062306a36Sopenharmony_ci count_rec(mci, rec_cnt, rec_addr); 19162306a36Sopenharmony_ci count_un_rec(mci, un_rec_cnt, un_rec_addr); 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci if (!rec_cnt && !un_rec_cnt) 19462306a36Sopenharmony_ci dev_dbg(mci->pdev, "received edac interrupt, but did not find any ECC counters\n"); 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci regmap_read(aspeed_regmap, ASPEED_MCR_INTR_CTRL, ®50); 19762306a36Sopenharmony_ci dev_dbg(mci->pdev, "edac interrupt handled. mcr reg 50 is now: 0x%x\n", 19862306a36Sopenharmony_ci reg50); 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci return IRQ_HANDLED; 20162306a36Sopenharmony_ci} 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic int config_irq(void *ctx, struct platform_device *pdev) 20562306a36Sopenharmony_ci{ 20662306a36Sopenharmony_ci int irq; 20762306a36Sopenharmony_ci int rc; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci /* register interrupt handler */ 21062306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 21162306a36Sopenharmony_ci dev_dbg(&pdev->dev, "got irq %d\n", irq); 21262306a36Sopenharmony_ci if (irq < 0) 21362306a36Sopenharmony_ci return irq; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci rc = devm_request_irq(&pdev->dev, irq, mcr_isr, IRQF_TRIGGER_HIGH, 21662306a36Sopenharmony_ci DRV_NAME, ctx); 21762306a36Sopenharmony_ci if (rc) { 21862306a36Sopenharmony_ci dev_err(&pdev->dev, "unable to request irq %d\n", irq); 21962306a36Sopenharmony_ci return rc; 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci /* enable interrupts */ 22362306a36Sopenharmony_ci regmap_update_bits(aspeed_regmap, ASPEED_MCR_INTR_CTRL, 22462306a36Sopenharmony_ci ASPEED_MCR_INTR_CTRL_ENABLE, 22562306a36Sopenharmony_ci ASPEED_MCR_INTR_CTRL_ENABLE); 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci return 0; 22862306a36Sopenharmony_ci} 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_cistatic int init_csrows(struct mem_ctl_info *mci) 23262306a36Sopenharmony_ci{ 23362306a36Sopenharmony_ci struct csrow_info *csrow = mci->csrows[0]; 23462306a36Sopenharmony_ci u32 nr_pages, dram_type; 23562306a36Sopenharmony_ci struct dimm_info *dimm; 23662306a36Sopenharmony_ci struct device_node *np; 23762306a36Sopenharmony_ci struct resource r; 23862306a36Sopenharmony_ci u32 reg04; 23962306a36Sopenharmony_ci int rc; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci /* retrieve info about physical memory from device tree */ 24262306a36Sopenharmony_ci np = of_find_node_by_name(NULL, "memory"); 24362306a36Sopenharmony_ci if (!np) { 24462306a36Sopenharmony_ci dev_err(mci->pdev, "dt: missing /memory node\n"); 24562306a36Sopenharmony_ci return -ENODEV; 24662306a36Sopenharmony_ci } 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci rc = of_address_to_resource(np, 0, &r); 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci of_node_put(np); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci if (rc) { 25362306a36Sopenharmony_ci dev_err(mci->pdev, "dt: failed requesting resource for /memory node\n"); 25462306a36Sopenharmony_ci return rc; 25562306a36Sopenharmony_ci } 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci dev_dbg(mci->pdev, "dt: /memory node resources: first page %pR, PAGE_SHIFT macro=0x%x\n", 25862306a36Sopenharmony_ci &r, PAGE_SHIFT); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci csrow->first_page = r.start >> PAGE_SHIFT; 26162306a36Sopenharmony_ci nr_pages = resource_size(&r) >> PAGE_SHIFT; 26262306a36Sopenharmony_ci csrow->last_page = csrow->first_page + nr_pages - 1; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci regmap_read(aspeed_regmap, ASPEED_MCR_CONF, ®04); 26562306a36Sopenharmony_ci dram_type = (reg04 & ASPEED_MCR_CONF_DRAM_TYPE) ? MEM_DDR4 : MEM_DDR3; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci dimm = csrow->channels[0]->dimm; 26862306a36Sopenharmony_ci dimm->mtype = dram_type; 26962306a36Sopenharmony_ci dimm->edac_mode = EDAC_SECDED; 27062306a36Sopenharmony_ci dimm->nr_pages = nr_pages / csrow->nr_channels; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci dev_dbg(mci->pdev, "initialized dimm with first_page=0x%lx and nr_pages=0x%x\n", 27362306a36Sopenharmony_ci csrow->first_page, nr_pages); 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_ci return 0; 27662306a36Sopenharmony_ci} 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_cistatic int aspeed_probe(struct platform_device *pdev) 28062306a36Sopenharmony_ci{ 28162306a36Sopenharmony_ci struct device *dev = &pdev->dev; 28262306a36Sopenharmony_ci struct edac_mc_layer layers[2]; 28362306a36Sopenharmony_ci struct mem_ctl_info *mci; 28462306a36Sopenharmony_ci void __iomem *regs; 28562306a36Sopenharmony_ci u32 reg04; 28662306a36Sopenharmony_ci int rc; 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci regs = devm_platform_ioremap_resource(pdev, 0); 28962306a36Sopenharmony_ci if (IS_ERR(regs)) 29062306a36Sopenharmony_ci return PTR_ERR(regs); 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci aspeed_regmap = devm_regmap_init(dev, NULL, (__force void *)regs, 29362306a36Sopenharmony_ci &aspeed_regmap_config); 29462306a36Sopenharmony_ci if (IS_ERR(aspeed_regmap)) 29562306a36Sopenharmony_ci return PTR_ERR(aspeed_regmap); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci /* bail out if ECC mode is not configured */ 29862306a36Sopenharmony_ci regmap_read(aspeed_regmap, ASPEED_MCR_CONF, ®04); 29962306a36Sopenharmony_ci if (!(reg04 & ASPEED_MCR_CONF_ECC)) { 30062306a36Sopenharmony_ci dev_err(&pdev->dev, "ECC mode is not configured in u-boot\n"); 30162306a36Sopenharmony_ci return -EPERM; 30262306a36Sopenharmony_ci } 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci edac_op_state = EDAC_OPSTATE_INT; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci /* allocate & init EDAC MC data structure */ 30762306a36Sopenharmony_ci layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; 30862306a36Sopenharmony_ci layers[0].size = 1; 30962306a36Sopenharmony_ci layers[0].is_virt_csrow = true; 31062306a36Sopenharmony_ci layers[1].type = EDAC_MC_LAYER_CHANNEL; 31162306a36Sopenharmony_ci layers[1].size = 1; 31262306a36Sopenharmony_ci layers[1].is_virt_csrow = false; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0); 31562306a36Sopenharmony_ci if (!mci) 31662306a36Sopenharmony_ci return -ENOMEM; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci mci->pdev = &pdev->dev; 31962306a36Sopenharmony_ci mci->mtype_cap = MEM_FLAG_DDR3 | MEM_FLAG_DDR4; 32062306a36Sopenharmony_ci mci->edac_ctl_cap = EDAC_FLAG_SECDED; 32162306a36Sopenharmony_ci mci->edac_cap = EDAC_FLAG_SECDED; 32262306a36Sopenharmony_ci mci->scrub_cap = SCRUB_FLAG_HW_SRC; 32362306a36Sopenharmony_ci mci->scrub_mode = SCRUB_HW_SRC; 32462306a36Sopenharmony_ci mci->mod_name = DRV_NAME; 32562306a36Sopenharmony_ci mci->ctl_name = "MIC"; 32662306a36Sopenharmony_ci mci->dev_name = dev_name(&pdev->dev); 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci rc = init_csrows(mci); 32962306a36Sopenharmony_ci if (rc) { 33062306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to init csrows\n"); 33162306a36Sopenharmony_ci goto probe_exit02; 33262306a36Sopenharmony_ci } 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci platform_set_drvdata(pdev, mci); 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci /* register with edac core */ 33762306a36Sopenharmony_ci rc = edac_mc_add_mc(mci); 33862306a36Sopenharmony_ci if (rc) { 33962306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to register with EDAC core\n"); 34062306a36Sopenharmony_ci goto probe_exit02; 34162306a36Sopenharmony_ci } 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci /* register interrupt handler and enable interrupts */ 34462306a36Sopenharmony_ci rc = config_irq(mci, pdev); 34562306a36Sopenharmony_ci if (rc) { 34662306a36Sopenharmony_ci dev_err(&pdev->dev, "failed setting up irq\n"); 34762306a36Sopenharmony_ci goto probe_exit01; 34862306a36Sopenharmony_ci } 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci return 0; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ciprobe_exit01: 35362306a36Sopenharmony_ci edac_mc_del_mc(&pdev->dev); 35462306a36Sopenharmony_ciprobe_exit02: 35562306a36Sopenharmony_ci edac_mc_free(mci); 35662306a36Sopenharmony_ci return rc; 35762306a36Sopenharmony_ci} 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_cistatic int aspeed_remove(struct platform_device *pdev) 36162306a36Sopenharmony_ci{ 36262306a36Sopenharmony_ci struct mem_ctl_info *mci; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci /* disable interrupts */ 36562306a36Sopenharmony_ci regmap_update_bits(aspeed_regmap, ASPEED_MCR_INTR_CTRL, 36662306a36Sopenharmony_ci ASPEED_MCR_INTR_CTRL_ENABLE, 0); 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci /* free resources */ 36962306a36Sopenharmony_ci mci = edac_mc_del_mc(&pdev->dev); 37062306a36Sopenharmony_ci if (mci) 37162306a36Sopenharmony_ci edac_mc_free(mci); 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci return 0; 37462306a36Sopenharmony_ci} 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_cistatic const struct of_device_id aspeed_of_match[] = { 37862306a36Sopenharmony_ci { .compatible = "aspeed,ast2400-sdram-edac" }, 37962306a36Sopenharmony_ci { .compatible = "aspeed,ast2500-sdram-edac" }, 38062306a36Sopenharmony_ci { .compatible = "aspeed,ast2600-sdram-edac" }, 38162306a36Sopenharmony_ci {}, 38262306a36Sopenharmony_ci}; 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, aspeed_of_match); 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_cistatic struct platform_driver aspeed_driver = { 38762306a36Sopenharmony_ci .driver = { 38862306a36Sopenharmony_ci .name = DRV_NAME, 38962306a36Sopenharmony_ci .of_match_table = aspeed_of_match 39062306a36Sopenharmony_ci }, 39162306a36Sopenharmony_ci .probe = aspeed_probe, 39262306a36Sopenharmony_ci .remove = aspeed_remove 39362306a36Sopenharmony_ci}; 39462306a36Sopenharmony_cimodule_platform_driver(aspeed_driver); 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 39762306a36Sopenharmony_ciMODULE_AUTHOR("Stefan Schaeckeler <sschaeck@cisco.com>"); 39862306a36Sopenharmony_ciMODULE_DESCRIPTION("Aspeed BMC SoC EDAC driver"); 39962306a36Sopenharmony_ciMODULE_VERSION("1.0"); 400