162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * External DMA controller driver for UniPhier SoCs 462306a36Sopenharmony_ci * Copyright 2019 Socionext Inc. 562306a36Sopenharmony_ci * Author: Kunihiko Hayashi <hayashi.kunihiko@socionext.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/bitops.h> 962306a36Sopenharmony_ci#include <linux/bitfield.h> 1062306a36Sopenharmony_ci#include <linux/iopoll.h> 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/of.h> 1362306a36Sopenharmony_ci#include <linux/of_dma.h> 1462306a36Sopenharmony_ci#include <linux/platform_device.h> 1562306a36Sopenharmony_ci#include <linux/slab.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "dmaengine.h" 1862306a36Sopenharmony_ci#include "virt-dma.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define XDMAC_CH_WIDTH 0x100 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define XDMAC_TFA 0x08 2362306a36Sopenharmony_ci#define XDMAC_TFA_MCNT_MASK GENMASK(23, 16) 2462306a36Sopenharmony_ci#define XDMAC_TFA_MASK GENMASK(5, 0) 2562306a36Sopenharmony_ci#define XDMAC_SADM 0x10 2662306a36Sopenharmony_ci#define XDMAC_SADM_STW_MASK GENMASK(25, 24) 2762306a36Sopenharmony_ci#define XDMAC_SADM_SAM BIT(4) 2862306a36Sopenharmony_ci#define XDMAC_SADM_SAM_FIXED XDMAC_SADM_SAM 2962306a36Sopenharmony_ci#define XDMAC_SADM_SAM_INC 0 3062306a36Sopenharmony_ci#define XDMAC_DADM 0x14 3162306a36Sopenharmony_ci#define XDMAC_DADM_DTW_MASK XDMAC_SADM_STW_MASK 3262306a36Sopenharmony_ci#define XDMAC_DADM_DAM XDMAC_SADM_SAM 3362306a36Sopenharmony_ci#define XDMAC_DADM_DAM_FIXED XDMAC_SADM_SAM_FIXED 3462306a36Sopenharmony_ci#define XDMAC_DADM_DAM_INC XDMAC_SADM_SAM_INC 3562306a36Sopenharmony_ci#define XDMAC_EXSAD 0x18 3662306a36Sopenharmony_ci#define XDMAC_EXDAD 0x1c 3762306a36Sopenharmony_ci#define XDMAC_SAD 0x20 3862306a36Sopenharmony_ci#define XDMAC_DAD 0x24 3962306a36Sopenharmony_ci#define XDMAC_ITS 0x28 4062306a36Sopenharmony_ci#define XDMAC_ITS_MASK GENMASK(25, 0) 4162306a36Sopenharmony_ci#define XDMAC_TNUM 0x2c 4262306a36Sopenharmony_ci#define XDMAC_TNUM_MASK GENMASK(15, 0) 4362306a36Sopenharmony_ci#define XDMAC_TSS 0x30 4462306a36Sopenharmony_ci#define XDMAC_TSS_REQ BIT(0) 4562306a36Sopenharmony_ci#define XDMAC_IEN 0x34 4662306a36Sopenharmony_ci#define XDMAC_IEN_ERRIEN BIT(1) 4762306a36Sopenharmony_ci#define XDMAC_IEN_ENDIEN BIT(0) 4862306a36Sopenharmony_ci#define XDMAC_STAT 0x40 4962306a36Sopenharmony_ci#define XDMAC_STAT_TENF BIT(0) 5062306a36Sopenharmony_ci#define XDMAC_IR 0x44 5162306a36Sopenharmony_ci#define XDMAC_IR_ERRF BIT(1) 5262306a36Sopenharmony_ci#define XDMAC_IR_ENDF BIT(0) 5362306a36Sopenharmony_ci#define XDMAC_ID 0x48 5462306a36Sopenharmony_ci#define XDMAC_ID_ERRIDF BIT(1) 5562306a36Sopenharmony_ci#define XDMAC_ID_ENDIDF BIT(0) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#define XDMAC_MAX_CHANS 16 5862306a36Sopenharmony_ci#define XDMAC_INTERVAL_CLKS 20 5962306a36Sopenharmony_ci#define XDMAC_MAX_WORDS XDMAC_TNUM_MASK 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci/* cut lower bit for maintain alignment of maximum transfer size */ 6262306a36Sopenharmony_ci#define XDMAC_MAX_WORD_SIZE (XDMAC_ITS_MASK & ~GENMASK(3, 0)) 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci#define UNIPHIER_XDMAC_BUSWIDTHS \ 6562306a36Sopenharmony_ci (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \ 6662306a36Sopenharmony_ci BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \ 6762306a36Sopenharmony_ci BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \ 6862306a36Sopenharmony_ci BIT(DMA_SLAVE_BUSWIDTH_8_BYTES)) 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_cistruct uniphier_xdmac_desc_node { 7162306a36Sopenharmony_ci dma_addr_t src; 7262306a36Sopenharmony_ci dma_addr_t dst; 7362306a36Sopenharmony_ci u32 burst_size; 7462306a36Sopenharmony_ci u32 nr_burst; 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistruct uniphier_xdmac_desc { 7862306a36Sopenharmony_ci struct virt_dma_desc vd; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci unsigned int nr_node; 8162306a36Sopenharmony_ci unsigned int cur_node; 8262306a36Sopenharmony_ci enum dma_transfer_direction dir; 8362306a36Sopenharmony_ci struct uniphier_xdmac_desc_node nodes[]; 8462306a36Sopenharmony_ci}; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_cistruct uniphier_xdmac_chan { 8762306a36Sopenharmony_ci struct virt_dma_chan vc; 8862306a36Sopenharmony_ci struct uniphier_xdmac_device *xdev; 8962306a36Sopenharmony_ci struct uniphier_xdmac_desc *xd; 9062306a36Sopenharmony_ci void __iomem *reg_ch_base; 9162306a36Sopenharmony_ci struct dma_slave_config sconfig; 9262306a36Sopenharmony_ci int id; 9362306a36Sopenharmony_ci unsigned int req_factor; 9462306a36Sopenharmony_ci}; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cistruct uniphier_xdmac_device { 9762306a36Sopenharmony_ci struct dma_device ddev; 9862306a36Sopenharmony_ci void __iomem *reg_base; 9962306a36Sopenharmony_ci int nr_chans; 10062306a36Sopenharmony_ci struct uniphier_xdmac_chan channels[]; 10162306a36Sopenharmony_ci}; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistatic struct uniphier_xdmac_chan * 10462306a36Sopenharmony_cito_uniphier_xdmac_chan(struct virt_dma_chan *vc) 10562306a36Sopenharmony_ci{ 10662306a36Sopenharmony_ci return container_of(vc, struct uniphier_xdmac_chan, vc); 10762306a36Sopenharmony_ci} 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic struct uniphier_xdmac_desc * 11062306a36Sopenharmony_cito_uniphier_xdmac_desc(struct virt_dma_desc *vd) 11162306a36Sopenharmony_ci{ 11262306a36Sopenharmony_ci return container_of(vd, struct uniphier_xdmac_desc, vd); 11362306a36Sopenharmony_ci} 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci/* xc->vc.lock must be held by caller */ 11662306a36Sopenharmony_cistatic struct uniphier_xdmac_desc * 11762306a36Sopenharmony_ciuniphier_xdmac_next_desc(struct uniphier_xdmac_chan *xc) 11862306a36Sopenharmony_ci{ 11962306a36Sopenharmony_ci struct virt_dma_desc *vd; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci vd = vchan_next_desc(&xc->vc); 12262306a36Sopenharmony_ci if (!vd) 12362306a36Sopenharmony_ci return NULL; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci list_del(&vd->node); 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci return to_uniphier_xdmac_desc(vd); 12862306a36Sopenharmony_ci} 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci/* xc->vc.lock must be held by caller */ 13162306a36Sopenharmony_cistatic void uniphier_xdmac_chan_start(struct uniphier_xdmac_chan *xc, 13262306a36Sopenharmony_ci struct uniphier_xdmac_desc *xd) 13362306a36Sopenharmony_ci{ 13462306a36Sopenharmony_ci u32 src_mode, src_width; 13562306a36Sopenharmony_ci u32 dst_mode, dst_width; 13662306a36Sopenharmony_ci dma_addr_t src_addr, dst_addr; 13762306a36Sopenharmony_ci u32 val, its, tnum; 13862306a36Sopenharmony_ci enum dma_slave_buswidth buswidth; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci src_addr = xd->nodes[xd->cur_node].src; 14162306a36Sopenharmony_ci dst_addr = xd->nodes[xd->cur_node].dst; 14262306a36Sopenharmony_ci its = xd->nodes[xd->cur_node].burst_size; 14362306a36Sopenharmony_ci tnum = xd->nodes[xd->cur_node].nr_burst; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci /* 14662306a36Sopenharmony_ci * The width of MEM side must be 4 or 8 bytes, that does not 14762306a36Sopenharmony_ci * affect that of DEV side and transfer size. 14862306a36Sopenharmony_ci */ 14962306a36Sopenharmony_ci if (xd->dir == DMA_DEV_TO_MEM) { 15062306a36Sopenharmony_ci src_mode = XDMAC_SADM_SAM_FIXED; 15162306a36Sopenharmony_ci buswidth = xc->sconfig.src_addr_width; 15262306a36Sopenharmony_ci } else { 15362306a36Sopenharmony_ci src_mode = XDMAC_SADM_SAM_INC; 15462306a36Sopenharmony_ci buswidth = DMA_SLAVE_BUSWIDTH_8_BYTES; 15562306a36Sopenharmony_ci } 15662306a36Sopenharmony_ci src_width = FIELD_PREP(XDMAC_SADM_STW_MASK, __ffs(buswidth)); 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci if (xd->dir == DMA_MEM_TO_DEV) { 15962306a36Sopenharmony_ci dst_mode = XDMAC_DADM_DAM_FIXED; 16062306a36Sopenharmony_ci buswidth = xc->sconfig.dst_addr_width; 16162306a36Sopenharmony_ci } else { 16262306a36Sopenharmony_ci dst_mode = XDMAC_DADM_DAM_INC; 16362306a36Sopenharmony_ci buswidth = DMA_SLAVE_BUSWIDTH_8_BYTES; 16462306a36Sopenharmony_ci } 16562306a36Sopenharmony_ci dst_width = FIELD_PREP(XDMAC_DADM_DTW_MASK, __ffs(buswidth)); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci /* setup transfer factor */ 16862306a36Sopenharmony_ci val = FIELD_PREP(XDMAC_TFA_MCNT_MASK, XDMAC_INTERVAL_CLKS); 16962306a36Sopenharmony_ci val |= FIELD_PREP(XDMAC_TFA_MASK, xc->req_factor); 17062306a36Sopenharmony_ci writel(val, xc->reg_ch_base + XDMAC_TFA); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci /* setup the channel */ 17362306a36Sopenharmony_ci writel(lower_32_bits(src_addr), xc->reg_ch_base + XDMAC_SAD); 17462306a36Sopenharmony_ci writel(upper_32_bits(src_addr), xc->reg_ch_base + XDMAC_EXSAD); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci writel(lower_32_bits(dst_addr), xc->reg_ch_base + XDMAC_DAD); 17762306a36Sopenharmony_ci writel(upper_32_bits(dst_addr), xc->reg_ch_base + XDMAC_EXDAD); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci src_mode |= src_width; 18062306a36Sopenharmony_ci dst_mode |= dst_width; 18162306a36Sopenharmony_ci writel(src_mode, xc->reg_ch_base + XDMAC_SADM); 18262306a36Sopenharmony_ci writel(dst_mode, xc->reg_ch_base + XDMAC_DADM); 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci writel(its, xc->reg_ch_base + XDMAC_ITS); 18562306a36Sopenharmony_ci writel(tnum, xc->reg_ch_base + XDMAC_TNUM); 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci /* enable interrupt */ 18862306a36Sopenharmony_ci writel(XDMAC_IEN_ENDIEN | XDMAC_IEN_ERRIEN, 18962306a36Sopenharmony_ci xc->reg_ch_base + XDMAC_IEN); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci /* start XDMAC */ 19262306a36Sopenharmony_ci val = readl(xc->reg_ch_base + XDMAC_TSS); 19362306a36Sopenharmony_ci val |= XDMAC_TSS_REQ; 19462306a36Sopenharmony_ci writel(val, xc->reg_ch_base + XDMAC_TSS); 19562306a36Sopenharmony_ci} 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci/* xc->vc.lock must be held by caller */ 19862306a36Sopenharmony_cistatic int uniphier_xdmac_chan_stop(struct uniphier_xdmac_chan *xc) 19962306a36Sopenharmony_ci{ 20062306a36Sopenharmony_ci u32 val; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci /* disable interrupt */ 20362306a36Sopenharmony_ci val = readl(xc->reg_ch_base + XDMAC_IEN); 20462306a36Sopenharmony_ci val &= ~(XDMAC_IEN_ENDIEN | XDMAC_IEN_ERRIEN); 20562306a36Sopenharmony_ci writel(val, xc->reg_ch_base + XDMAC_IEN); 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci /* stop XDMAC */ 20862306a36Sopenharmony_ci val = readl(xc->reg_ch_base + XDMAC_TSS); 20962306a36Sopenharmony_ci val &= ~XDMAC_TSS_REQ; 21062306a36Sopenharmony_ci writel(0, xc->reg_ch_base + XDMAC_TSS); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci /* wait until transfer is stopped */ 21362306a36Sopenharmony_ci return readl_poll_timeout_atomic(xc->reg_ch_base + XDMAC_STAT, val, 21462306a36Sopenharmony_ci !(val & XDMAC_STAT_TENF), 100, 1000); 21562306a36Sopenharmony_ci} 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci/* xc->vc.lock must be held by caller */ 21862306a36Sopenharmony_cistatic void uniphier_xdmac_start(struct uniphier_xdmac_chan *xc) 21962306a36Sopenharmony_ci{ 22062306a36Sopenharmony_ci struct uniphier_xdmac_desc *xd; 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci xd = uniphier_xdmac_next_desc(xc); 22362306a36Sopenharmony_ci if (xd) 22462306a36Sopenharmony_ci uniphier_xdmac_chan_start(xc, xd); 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci /* set desc to chan regardless of xd is null */ 22762306a36Sopenharmony_ci xc->xd = xd; 22862306a36Sopenharmony_ci} 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cistatic void uniphier_xdmac_chan_irq(struct uniphier_xdmac_chan *xc) 23162306a36Sopenharmony_ci{ 23262306a36Sopenharmony_ci u32 stat; 23362306a36Sopenharmony_ci int ret; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci spin_lock(&xc->vc.lock); 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci stat = readl(xc->reg_ch_base + XDMAC_ID); 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci if (stat & XDMAC_ID_ERRIDF) { 24062306a36Sopenharmony_ci ret = uniphier_xdmac_chan_stop(xc); 24162306a36Sopenharmony_ci if (ret) 24262306a36Sopenharmony_ci dev_err(xc->xdev->ddev.dev, 24362306a36Sopenharmony_ci "DMA transfer error with aborting issue\n"); 24462306a36Sopenharmony_ci else 24562306a36Sopenharmony_ci dev_err(xc->xdev->ddev.dev, 24662306a36Sopenharmony_ci "DMA transfer error\n"); 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci } else if ((stat & XDMAC_ID_ENDIDF) && xc->xd) { 24962306a36Sopenharmony_ci xc->xd->cur_node++; 25062306a36Sopenharmony_ci if (xc->xd->cur_node >= xc->xd->nr_node) { 25162306a36Sopenharmony_ci vchan_cookie_complete(&xc->xd->vd); 25262306a36Sopenharmony_ci uniphier_xdmac_start(xc); 25362306a36Sopenharmony_ci } else { 25462306a36Sopenharmony_ci uniphier_xdmac_chan_start(xc, xc->xd); 25562306a36Sopenharmony_ci } 25662306a36Sopenharmony_ci } 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci /* write bits to clear */ 25962306a36Sopenharmony_ci writel(stat, xc->reg_ch_base + XDMAC_IR); 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci spin_unlock(&xc->vc.lock); 26262306a36Sopenharmony_ci} 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_cistatic irqreturn_t uniphier_xdmac_irq_handler(int irq, void *dev_id) 26562306a36Sopenharmony_ci{ 26662306a36Sopenharmony_ci struct uniphier_xdmac_device *xdev = dev_id; 26762306a36Sopenharmony_ci int i; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci for (i = 0; i < xdev->nr_chans; i++) 27062306a36Sopenharmony_ci uniphier_xdmac_chan_irq(&xdev->channels[i]); 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci return IRQ_HANDLED; 27362306a36Sopenharmony_ci} 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_cistatic void uniphier_xdmac_free_chan_resources(struct dma_chan *chan) 27662306a36Sopenharmony_ci{ 27762306a36Sopenharmony_ci vchan_free_chan_resources(to_virt_chan(chan)); 27862306a36Sopenharmony_ci} 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_cistatic struct dma_async_tx_descriptor * 28162306a36Sopenharmony_ciuniphier_xdmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dst, 28262306a36Sopenharmony_ci dma_addr_t src, size_t len, unsigned long flags) 28362306a36Sopenharmony_ci{ 28462306a36Sopenharmony_ci struct virt_dma_chan *vc = to_virt_chan(chan); 28562306a36Sopenharmony_ci struct uniphier_xdmac_desc *xd; 28662306a36Sopenharmony_ci unsigned int nr; 28762306a36Sopenharmony_ci size_t burst_size, tlen; 28862306a36Sopenharmony_ci int i; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci if (len > XDMAC_MAX_WORD_SIZE * XDMAC_MAX_WORDS) 29162306a36Sopenharmony_ci return NULL; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci nr = 1 + len / XDMAC_MAX_WORD_SIZE; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci xd = kzalloc(struct_size(xd, nodes, nr), GFP_NOWAIT); 29662306a36Sopenharmony_ci if (!xd) 29762306a36Sopenharmony_ci return NULL; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci for (i = 0; i < nr; i++) { 30062306a36Sopenharmony_ci burst_size = min_t(size_t, len, XDMAC_MAX_WORD_SIZE); 30162306a36Sopenharmony_ci xd->nodes[i].src = src; 30262306a36Sopenharmony_ci xd->nodes[i].dst = dst; 30362306a36Sopenharmony_ci xd->nodes[i].burst_size = burst_size; 30462306a36Sopenharmony_ci xd->nodes[i].nr_burst = len / burst_size; 30562306a36Sopenharmony_ci tlen = rounddown(len, burst_size); 30662306a36Sopenharmony_ci src += tlen; 30762306a36Sopenharmony_ci dst += tlen; 30862306a36Sopenharmony_ci len -= tlen; 30962306a36Sopenharmony_ci } 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci xd->dir = DMA_MEM_TO_MEM; 31262306a36Sopenharmony_ci xd->nr_node = nr; 31362306a36Sopenharmony_ci xd->cur_node = 0; 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci return vchan_tx_prep(vc, &xd->vd, flags); 31662306a36Sopenharmony_ci} 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_cistatic struct dma_async_tx_descriptor * 31962306a36Sopenharmony_ciuniphier_xdmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl, 32062306a36Sopenharmony_ci unsigned int sg_len, 32162306a36Sopenharmony_ci enum dma_transfer_direction direction, 32262306a36Sopenharmony_ci unsigned long flags, void *context) 32362306a36Sopenharmony_ci{ 32462306a36Sopenharmony_ci struct virt_dma_chan *vc = to_virt_chan(chan); 32562306a36Sopenharmony_ci struct uniphier_xdmac_chan *xc = to_uniphier_xdmac_chan(vc); 32662306a36Sopenharmony_ci struct uniphier_xdmac_desc *xd; 32762306a36Sopenharmony_ci struct scatterlist *sg; 32862306a36Sopenharmony_ci enum dma_slave_buswidth buswidth; 32962306a36Sopenharmony_ci u32 maxburst; 33062306a36Sopenharmony_ci int i; 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci if (!is_slave_direction(direction)) 33362306a36Sopenharmony_ci return NULL; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci if (direction == DMA_DEV_TO_MEM) { 33662306a36Sopenharmony_ci buswidth = xc->sconfig.src_addr_width; 33762306a36Sopenharmony_ci maxburst = xc->sconfig.src_maxburst; 33862306a36Sopenharmony_ci } else { 33962306a36Sopenharmony_ci buswidth = xc->sconfig.dst_addr_width; 34062306a36Sopenharmony_ci maxburst = xc->sconfig.dst_maxburst; 34162306a36Sopenharmony_ci } 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ci if (!maxburst) 34462306a36Sopenharmony_ci maxburst = 1; 34562306a36Sopenharmony_ci if (maxburst > xc->xdev->ddev.max_burst) { 34662306a36Sopenharmony_ci dev_err(xc->xdev->ddev.dev, 34762306a36Sopenharmony_ci "Exceed maximum number of burst words\n"); 34862306a36Sopenharmony_ci return NULL; 34962306a36Sopenharmony_ci } 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_ci xd = kzalloc(struct_size(xd, nodes, sg_len), GFP_NOWAIT); 35262306a36Sopenharmony_ci if (!xd) 35362306a36Sopenharmony_ci return NULL; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_ci for_each_sg(sgl, sg, sg_len, i) { 35662306a36Sopenharmony_ci xd->nodes[i].src = (direction == DMA_DEV_TO_MEM) 35762306a36Sopenharmony_ci ? xc->sconfig.src_addr : sg_dma_address(sg); 35862306a36Sopenharmony_ci xd->nodes[i].dst = (direction == DMA_MEM_TO_DEV) 35962306a36Sopenharmony_ci ? xc->sconfig.dst_addr : sg_dma_address(sg); 36062306a36Sopenharmony_ci xd->nodes[i].burst_size = maxburst * buswidth; 36162306a36Sopenharmony_ci xd->nodes[i].nr_burst = 36262306a36Sopenharmony_ci sg_dma_len(sg) / xd->nodes[i].burst_size; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci /* 36562306a36Sopenharmony_ci * Currently transfer that size doesn't align the unit size 36662306a36Sopenharmony_ci * (the number of burst words * bus-width) is not allowed, 36762306a36Sopenharmony_ci * because the driver does not support the way to transfer 36862306a36Sopenharmony_ci * residue size. As a matter of fact, in order to transfer 36962306a36Sopenharmony_ci * arbitrary size, 'src_maxburst' or 'dst_maxburst' of 37062306a36Sopenharmony_ci * dma_slave_config must be 1. 37162306a36Sopenharmony_ci */ 37262306a36Sopenharmony_ci if (sg_dma_len(sg) % xd->nodes[i].burst_size) { 37362306a36Sopenharmony_ci dev_err(xc->xdev->ddev.dev, 37462306a36Sopenharmony_ci "Unaligned transfer size: %d", sg_dma_len(sg)); 37562306a36Sopenharmony_ci kfree(xd); 37662306a36Sopenharmony_ci return NULL; 37762306a36Sopenharmony_ci } 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci if (xd->nodes[i].nr_burst > XDMAC_MAX_WORDS) { 38062306a36Sopenharmony_ci dev_err(xc->xdev->ddev.dev, 38162306a36Sopenharmony_ci "Exceed maximum transfer size"); 38262306a36Sopenharmony_ci kfree(xd); 38362306a36Sopenharmony_ci return NULL; 38462306a36Sopenharmony_ci } 38562306a36Sopenharmony_ci } 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci xd->dir = direction; 38862306a36Sopenharmony_ci xd->nr_node = sg_len; 38962306a36Sopenharmony_ci xd->cur_node = 0; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_ci return vchan_tx_prep(vc, &xd->vd, flags); 39262306a36Sopenharmony_ci} 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_cistatic int uniphier_xdmac_slave_config(struct dma_chan *chan, 39562306a36Sopenharmony_ci struct dma_slave_config *config) 39662306a36Sopenharmony_ci{ 39762306a36Sopenharmony_ci struct virt_dma_chan *vc = to_virt_chan(chan); 39862306a36Sopenharmony_ci struct uniphier_xdmac_chan *xc = to_uniphier_xdmac_chan(vc); 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci memcpy(&xc->sconfig, config, sizeof(*config)); 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci return 0; 40362306a36Sopenharmony_ci} 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_cistatic int uniphier_xdmac_terminate_all(struct dma_chan *chan) 40662306a36Sopenharmony_ci{ 40762306a36Sopenharmony_ci struct virt_dma_chan *vc = to_virt_chan(chan); 40862306a36Sopenharmony_ci struct uniphier_xdmac_chan *xc = to_uniphier_xdmac_chan(vc); 40962306a36Sopenharmony_ci unsigned long flags; 41062306a36Sopenharmony_ci int ret = 0; 41162306a36Sopenharmony_ci LIST_HEAD(head); 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci spin_lock_irqsave(&vc->lock, flags); 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci if (xc->xd) { 41662306a36Sopenharmony_ci vchan_terminate_vdesc(&xc->xd->vd); 41762306a36Sopenharmony_ci xc->xd = NULL; 41862306a36Sopenharmony_ci ret = uniphier_xdmac_chan_stop(xc); 41962306a36Sopenharmony_ci } 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_ci vchan_get_all_descriptors(vc, &head); 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci spin_unlock_irqrestore(&vc->lock, flags); 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci vchan_dma_desc_free_list(vc, &head); 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci return ret; 42862306a36Sopenharmony_ci} 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_cistatic void uniphier_xdmac_synchronize(struct dma_chan *chan) 43162306a36Sopenharmony_ci{ 43262306a36Sopenharmony_ci vchan_synchronize(to_virt_chan(chan)); 43362306a36Sopenharmony_ci} 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_cistatic void uniphier_xdmac_issue_pending(struct dma_chan *chan) 43662306a36Sopenharmony_ci{ 43762306a36Sopenharmony_ci struct virt_dma_chan *vc = to_virt_chan(chan); 43862306a36Sopenharmony_ci struct uniphier_xdmac_chan *xc = to_uniphier_xdmac_chan(vc); 43962306a36Sopenharmony_ci unsigned long flags; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci spin_lock_irqsave(&vc->lock, flags); 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci if (vchan_issue_pending(vc) && !xc->xd) 44462306a36Sopenharmony_ci uniphier_xdmac_start(xc); 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci spin_unlock_irqrestore(&vc->lock, flags); 44762306a36Sopenharmony_ci} 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_cistatic void uniphier_xdmac_desc_free(struct virt_dma_desc *vd) 45062306a36Sopenharmony_ci{ 45162306a36Sopenharmony_ci kfree(to_uniphier_xdmac_desc(vd)); 45262306a36Sopenharmony_ci} 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_cistatic void uniphier_xdmac_chan_init(struct uniphier_xdmac_device *xdev, 45562306a36Sopenharmony_ci int ch) 45662306a36Sopenharmony_ci{ 45762306a36Sopenharmony_ci struct uniphier_xdmac_chan *xc = &xdev->channels[ch]; 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci xc->xdev = xdev; 46062306a36Sopenharmony_ci xc->reg_ch_base = xdev->reg_base + XDMAC_CH_WIDTH * ch; 46162306a36Sopenharmony_ci xc->vc.desc_free = uniphier_xdmac_desc_free; 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci vchan_init(&xc->vc, &xdev->ddev); 46462306a36Sopenharmony_ci} 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_cistatic struct dma_chan *of_dma_uniphier_xlate(struct of_phandle_args *dma_spec, 46762306a36Sopenharmony_ci struct of_dma *ofdma) 46862306a36Sopenharmony_ci{ 46962306a36Sopenharmony_ci struct uniphier_xdmac_device *xdev = ofdma->of_dma_data; 47062306a36Sopenharmony_ci int chan_id = dma_spec->args[0]; 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci if (chan_id >= xdev->nr_chans) 47362306a36Sopenharmony_ci return NULL; 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ci xdev->channels[chan_id].id = chan_id; 47662306a36Sopenharmony_ci xdev->channels[chan_id].req_factor = dma_spec->args[1]; 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci return dma_get_slave_channel(&xdev->channels[chan_id].vc.chan); 47962306a36Sopenharmony_ci} 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_cistatic int uniphier_xdmac_probe(struct platform_device *pdev) 48262306a36Sopenharmony_ci{ 48362306a36Sopenharmony_ci struct uniphier_xdmac_device *xdev; 48462306a36Sopenharmony_ci struct device *dev = &pdev->dev; 48562306a36Sopenharmony_ci struct dma_device *ddev; 48662306a36Sopenharmony_ci int irq; 48762306a36Sopenharmony_ci int nr_chans; 48862306a36Sopenharmony_ci int i, ret; 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci if (of_property_read_u32(dev->of_node, "dma-channels", &nr_chans)) 49162306a36Sopenharmony_ci return -EINVAL; 49262306a36Sopenharmony_ci if (nr_chans > XDMAC_MAX_CHANS) 49362306a36Sopenharmony_ci nr_chans = XDMAC_MAX_CHANS; 49462306a36Sopenharmony_ci 49562306a36Sopenharmony_ci xdev = devm_kzalloc(dev, struct_size(xdev, channels, nr_chans), 49662306a36Sopenharmony_ci GFP_KERNEL); 49762306a36Sopenharmony_ci if (!xdev) 49862306a36Sopenharmony_ci return -ENOMEM; 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci xdev->nr_chans = nr_chans; 50162306a36Sopenharmony_ci xdev->reg_base = devm_platform_ioremap_resource(pdev, 0); 50262306a36Sopenharmony_ci if (IS_ERR(xdev->reg_base)) 50362306a36Sopenharmony_ci return PTR_ERR(xdev->reg_base); 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci ddev = &xdev->ddev; 50662306a36Sopenharmony_ci ddev->dev = dev; 50762306a36Sopenharmony_ci dma_cap_zero(ddev->cap_mask); 50862306a36Sopenharmony_ci dma_cap_set(DMA_MEMCPY, ddev->cap_mask); 50962306a36Sopenharmony_ci dma_cap_set(DMA_SLAVE, ddev->cap_mask); 51062306a36Sopenharmony_ci ddev->src_addr_widths = UNIPHIER_XDMAC_BUSWIDTHS; 51162306a36Sopenharmony_ci ddev->dst_addr_widths = UNIPHIER_XDMAC_BUSWIDTHS; 51262306a36Sopenharmony_ci ddev->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) | 51362306a36Sopenharmony_ci BIT(DMA_MEM_TO_MEM); 51462306a36Sopenharmony_ci ddev->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST; 51562306a36Sopenharmony_ci ddev->max_burst = XDMAC_MAX_WORDS; 51662306a36Sopenharmony_ci ddev->device_free_chan_resources = uniphier_xdmac_free_chan_resources; 51762306a36Sopenharmony_ci ddev->device_prep_dma_memcpy = uniphier_xdmac_prep_dma_memcpy; 51862306a36Sopenharmony_ci ddev->device_prep_slave_sg = uniphier_xdmac_prep_slave_sg; 51962306a36Sopenharmony_ci ddev->device_config = uniphier_xdmac_slave_config; 52062306a36Sopenharmony_ci ddev->device_terminate_all = uniphier_xdmac_terminate_all; 52162306a36Sopenharmony_ci ddev->device_synchronize = uniphier_xdmac_synchronize; 52262306a36Sopenharmony_ci ddev->device_tx_status = dma_cookie_status; 52362306a36Sopenharmony_ci ddev->device_issue_pending = uniphier_xdmac_issue_pending; 52462306a36Sopenharmony_ci INIT_LIST_HEAD(&ddev->channels); 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci for (i = 0; i < nr_chans; i++) 52762306a36Sopenharmony_ci uniphier_xdmac_chan_init(xdev, i); 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 53062306a36Sopenharmony_ci if (irq < 0) 53162306a36Sopenharmony_ci return irq; 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ci ret = devm_request_irq(dev, irq, uniphier_xdmac_irq_handler, 53462306a36Sopenharmony_ci IRQF_SHARED, "xdmac", xdev); 53562306a36Sopenharmony_ci if (ret) { 53662306a36Sopenharmony_ci dev_err(dev, "Failed to request IRQ\n"); 53762306a36Sopenharmony_ci return ret; 53862306a36Sopenharmony_ci } 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_ci ret = dma_async_device_register(ddev); 54162306a36Sopenharmony_ci if (ret) { 54262306a36Sopenharmony_ci dev_err(dev, "Failed to register XDMA device\n"); 54362306a36Sopenharmony_ci return ret; 54462306a36Sopenharmony_ci } 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_ci ret = of_dma_controller_register(dev->of_node, 54762306a36Sopenharmony_ci of_dma_uniphier_xlate, xdev); 54862306a36Sopenharmony_ci if (ret) { 54962306a36Sopenharmony_ci dev_err(dev, "Failed to register XDMA controller\n"); 55062306a36Sopenharmony_ci goto out_unregister_dmac; 55162306a36Sopenharmony_ci } 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_ci platform_set_drvdata(pdev, xdev); 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci dev_info(&pdev->dev, "UniPhier XDMAC driver (%d channels)\n", 55662306a36Sopenharmony_ci nr_chans); 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ci return 0; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ciout_unregister_dmac: 56162306a36Sopenharmony_ci dma_async_device_unregister(ddev); 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci return ret; 56462306a36Sopenharmony_ci} 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_cistatic int uniphier_xdmac_remove(struct platform_device *pdev) 56762306a36Sopenharmony_ci{ 56862306a36Sopenharmony_ci struct uniphier_xdmac_device *xdev = platform_get_drvdata(pdev); 56962306a36Sopenharmony_ci struct dma_device *ddev = &xdev->ddev; 57062306a36Sopenharmony_ci struct dma_chan *chan; 57162306a36Sopenharmony_ci int ret; 57262306a36Sopenharmony_ci 57362306a36Sopenharmony_ci /* 57462306a36Sopenharmony_ci * Before reaching here, almost all descriptors have been freed by the 57562306a36Sopenharmony_ci * ->device_free_chan_resources() hook. However, each channel might 57662306a36Sopenharmony_ci * be still holding one descriptor that was on-flight at that moment. 57762306a36Sopenharmony_ci * Terminate it to make sure this hardware is no longer running. Then, 57862306a36Sopenharmony_ci * free the channel resources once again to avoid memory leak. 57962306a36Sopenharmony_ci */ 58062306a36Sopenharmony_ci list_for_each_entry(chan, &ddev->channels, device_node) { 58162306a36Sopenharmony_ci ret = dmaengine_terminate_sync(chan); 58262306a36Sopenharmony_ci if (ret) 58362306a36Sopenharmony_ci return ret; 58462306a36Sopenharmony_ci uniphier_xdmac_free_chan_resources(chan); 58562306a36Sopenharmony_ci } 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci of_dma_controller_free(pdev->dev.of_node); 58862306a36Sopenharmony_ci dma_async_device_unregister(ddev); 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci return 0; 59162306a36Sopenharmony_ci} 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_cistatic const struct of_device_id uniphier_xdmac_match[] = { 59462306a36Sopenharmony_ci { .compatible = "socionext,uniphier-xdmac" }, 59562306a36Sopenharmony_ci { /* sentinel */ } 59662306a36Sopenharmony_ci}; 59762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, uniphier_xdmac_match); 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_cistatic struct platform_driver uniphier_xdmac_driver = { 60062306a36Sopenharmony_ci .probe = uniphier_xdmac_probe, 60162306a36Sopenharmony_ci .remove = uniphier_xdmac_remove, 60262306a36Sopenharmony_ci .driver = { 60362306a36Sopenharmony_ci .name = "uniphier-xdmac", 60462306a36Sopenharmony_ci .of_match_table = uniphier_xdmac_match, 60562306a36Sopenharmony_ci }, 60662306a36Sopenharmony_ci}; 60762306a36Sopenharmony_cimodule_platform_driver(uniphier_xdmac_driver); 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ciMODULE_AUTHOR("Kunihiko Hayashi <hayashi.kunihiko@socionext.com>"); 61062306a36Sopenharmony_ciMODULE_DESCRIPTION("UniPhier external DMA controller driver"); 61162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 612