162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Qualcomm Technologies HIDMA data structures 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2014-2016, The Linux Foundation. All rights reserved. 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#ifndef QCOM_HIDMA_H 962306a36Sopenharmony_ci#define QCOM_HIDMA_H 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/kfifo.h> 1262306a36Sopenharmony_ci#include <linux/interrupt.h> 1362306a36Sopenharmony_ci#include <linux/dmaengine.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define HIDMA_TRE_SIZE 32 /* each TRE is 32 bytes */ 1662306a36Sopenharmony_ci#define HIDMA_TRE_CFG_IDX 0 1762306a36Sopenharmony_ci#define HIDMA_TRE_LEN_IDX 1 1862306a36Sopenharmony_ci#define HIDMA_TRE_SRC_LOW_IDX 2 1962306a36Sopenharmony_ci#define HIDMA_TRE_SRC_HI_IDX 3 2062306a36Sopenharmony_ci#define HIDMA_TRE_DEST_LOW_IDX 4 2162306a36Sopenharmony_ci#define HIDMA_TRE_DEST_HI_IDX 5 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cienum tre_type { 2462306a36Sopenharmony_ci HIDMA_TRE_MEMCPY = 3, 2562306a36Sopenharmony_ci HIDMA_TRE_MEMSET = 4, 2662306a36Sopenharmony_ci}; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistruct hidma_tre { 2962306a36Sopenharmony_ci atomic_t allocated; /* if this channel is allocated */ 3062306a36Sopenharmony_ci bool queued; /* flag whether this is pending */ 3162306a36Sopenharmony_ci u16 status; /* status */ 3262306a36Sopenharmony_ci u32 idx; /* index of the tre */ 3362306a36Sopenharmony_ci u32 dma_sig; /* signature of the tre */ 3462306a36Sopenharmony_ci const char *dev_name; /* name of the device */ 3562306a36Sopenharmony_ci void (*callback)(void *data); /* requester callback */ 3662306a36Sopenharmony_ci void *data; /* Data associated with this channel*/ 3762306a36Sopenharmony_ci struct hidma_lldev *lldev; /* lldma device pointer */ 3862306a36Sopenharmony_ci u32 tre_local[HIDMA_TRE_SIZE / sizeof(u32) + 1]; /* TRE local copy */ 3962306a36Sopenharmony_ci u32 tre_index; /* the offset where this was written*/ 4062306a36Sopenharmony_ci u32 int_flags; /* interrupt flags */ 4162306a36Sopenharmony_ci u8 err_info; /* error record in this transfer */ 4262306a36Sopenharmony_ci u8 err_code; /* completion code */ 4362306a36Sopenharmony_ci}; 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_cistruct hidma_lldev { 4662306a36Sopenharmony_ci bool msi_support; /* flag indicating MSI support */ 4762306a36Sopenharmony_ci bool initialized; /* initialized flag */ 4862306a36Sopenharmony_ci u8 trch_state; /* trch_state of the device */ 4962306a36Sopenharmony_ci u8 evch_state; /* evch_state of the device */ 5062306a36Sopenharmony_ci u8 chidx; /* channel index in the core */ 5162306a36Sopenharmony_ci u32 nr_tres; /* max number of configs */ 5262306a36Sopenharmony_ci spinlock_t lock; /* reentrancy */ 5362306a36Sopenharmony_ci struct hidma_tre *trepool; /* trepool of user configs */ 5462306a36Sopenharmony_ci struct device *dev; /* device */ 5562306a36Sopenharmony_ci void __iomem *trca; /* Transfer Channel address */ 5662306a36Sopenharmony_ci void __iomem *evca; /* Event Channel address */ 5762306a36Sopenharmony_ci struct hidma_tre 5862306a36Sopenharmony_ci **pending_tre_list; /* Pointers to pending TREs */ 5962306a36Sopenharmony_ci atomic_t pending_tre_count; /* Number of TREs pending */ 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci void *tre_ring; /* TRE ring */ 6262306a36Sopenharmony_ci dma_addr_t tre_dma; /* TRE ring to be shared with HW */ 6362306a36Sopenharmony_ci u32 tre_ring_size; /* Byte size of the ring */ 6462306a36Sopenharmony_ci u32 tre_processed_off; /* last processed TRE */ 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci void *evre_ring; /* EVRE ring */ 6762306a36Sopenharmony_ci dma_addr_t evre_dma; /* EVRE ring to be shared with HW */ 6862306a36Sopenharmony_ci u32 evre_ring_size; /* Byte size of the ring */ 6962306a36Sopenharmony_ci u32 evre_processed_off; /* last processed EVRE */ 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci u32 tre_write_offset; /* TRE write location */ 7262306a36Sopenharmony_ci struct tasklet_struct task; /* task delivering notifications */ 7362306a36Sopenharmony_ci DECLARE_KFIFO_PTR(handoff_fifo, 7462306a36Sopenharmony_ci struct hidma_tre *); /* pending TREs FIFO */ 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistruct hidma_desc { 7862306a36Sopenharmony_ci struct dma_async_tx_descriptor desc; 7962306a36Sopenharmony_ci /* link list node for this channel*/ 8062306a36Sopenharmony_ci struct list_head node; 8162306a36Sopenharmony_ci u32 tre_ch; 8262306a36Sopenharmony_ci}; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistruct hidma_chan { 8562306a36Sopenharmony_ci bool paused; 8662306a36Sopenharmony_ci bool allocated; 8762306a36Sopenharmony_ci char dbg_name[16]; 8862306a36Sopenharmony_ci u32 dma_sig; 8962306a36Sopenharmony_ci dma_cookie_t last_success; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci /* 9262306a36Sopenharmony_ci * active descriptor on this channel 9362306a36Sopenharmony_ci * It is used by the DMA complete notification to 9462306a36Sopenharmony_ci * locate the descriptor that initiated the transfer. 9562306a36Sopenharmony_ci */ 9662306a36Sopenharmony_ci struct hidma_dev *dmadev; 9762306a36Sopenharmony_ci struct hidma_desc *running; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci struct dma_chan chan; 10062306a36Sopenharmony_ci struct list_head free; 10162306a36Sopenharmony_ci struct list_head prepared; 10262306a36Sopenharmony_ci struct list_head queued; 10362306a36Sopenharmony_ci struct list_head active; 10462306a36Sopenharmony_ci struct list_head completed; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci /* Lock for this structure */ 10762306a36Sopenharmony_ci spinlock_t lock; 10862306a36Sopenharmony_ci}; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistruct hidma_dev { 11162306a36Sopenharmony_ci int irq; 11262306a36Sopenharmony_ci int chidx; 11362306a36Sopenharmony_ci u32 nr_descriptors; 11462306a36Sopenharmony_ci int msi_virqbase; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci struct hidma_lldev *lldev; 11762306a36Sopenharmony_ci void __iomem *dev_trca; 11862306a36Sopenharmony_ci struct resource *trca_resource; 11962306a36Sopenharmony_ci void __iomem *dev_evca; 12062306a36Sopenharmony_ci struct resource *evca_resource; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci /* used to protect the pending channel list*/ 12362306a36Sopenharmony_ci spinlock_t lock; 12462306a36Sopenharmony_ci struct dma_device ddev; 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci struct dentry *debugfs; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci /* sysfs entry for the channel id */ 12962306a36Sopenharmony_ci struct device_attribute *chid_attrs; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci /* Task delivering issue_pending */ 13262306a36Sopenharmony_ci struct tasklet_struct task; 13362306a36Sopenharmony_ci}; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ciint hidma_ll_request(struct hidma_lldev *llhndl, u32 dev_id, 13662306a36Sopenharmony_ci const char *dev_name, 13762306a36Sopenharmony_ci void (*callback)(void *data), void *data, u32 *tre_ch); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_civoid hidma_ll_free(struct hidma_lldev *llhndl, u32 tre_ch); 14062306a36Sopenharmony_cienum dma_status hidma_ll_status(struct hidma_lldev *llhndl, u32 tre_ch); 14162306a36Sopenharmony_cibool hidma_ll_isenabled(struct hidma_lldev *llhndl); 14262306a36Sopenharmony_civoid hidma_ll_queue_request(struct hidma_lldev *llhndl, u32 tre_ch); 14362306a36Sopenharmony_civoid hidma_ll_start(struct hidma_lldev *llhndl); 14462306a36Sopenharmony_ciint hidma_ll_disable(struct hidma_lldev *lldev); 14562306a36Sopenharmony_ciint hidma_ll_enable(struct hidma_lldev *llhndl); 14662306a36Sopenharmony_civoid hidma_ll_set_transfer_params(struct hidma_lldev *llhndl, u32 tre_ch, 14762306a36Sopenharmony_ci dma_addr_t src, dma_addr_t dest, u32 len, u32 flags, u32 txntype); 14862306a36Sopenharmony_civoid hidma_ll_setup_irq(struct hidma_lldev *lldev, bool msi); 14962306a36Sopenharmony_ciint hidma_ll_setup(struct hidma_lldev *lldev); 15062306a36Sopenharmony_cistruct hidma_lldev *hidma_ll_init(struct device *dev, u32 max_channels, 15162306a36Sopenharmony_ci void __iomem *trca, void __iomem *evca, 15262306a36Sopenharmony_ci u8 chidx); 15362306a36Sopenharmony_ciint hidma_ll_uninit(struct hidma_lldev *llhndl); 15462306a36Sopenharmony_ciirqreturn_t hidma_ll_inthandler(int irq, void *arg); 15562306a36Sopenharmony_ciirqreturn_t hidma_ll_inthandler_msi(int irq, void *arg, int cause); 15662306a36Sopenharmony_civoid hidma_cleanup_pending_tre(struct hidma_lldev *llhndl, u8 err_info, 15762306a36Sopenharmony_ci u8 err_code); 15862306a36Sopenharmony_civoid hidma_debug_init(struct hidma_dev *dmadev); 15962306a36Sopenharmony_civoid hidma_debug_uninit(struct hidma_dev *dmadev); 16062306a36Sopenharmony_ci#endif 161