xref: /kernel/linux/linux-6.6/drivers/dma/hsu/hsu.c (revision 62306a36)
162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Core driver for the High Speed UART DMA
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2015 Intel Corporation
662306a36Sopenharmony_ci * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Partially based on the bits found in drivers/tty/serial/mfd.c.
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci/*
1262306a36Sopenharmony_ci * DMA channel allocation:
1362306a36Sopenharmony_ci * 1. Even number chans are used for DMA Read (UART TX), odd chans for DMA
1462306a36Sopenharmony_ci *    Write (UART RX).
1562306a36Sopenharmony_ci * 2. 0/1 channel are assigned to port 0, 2/3 chan to port 1, 4/5 chan to
1662306a36Sopenharmony_ci *    port 3, and so on.
1762306a36Sopenharmony_ci */
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include <linux/bits.h>
2062306a36Sopenharmony_ci#include <linux/delay.h>
2162306a36Sopenharmony_ci#include <linux/device.h>
2262306a36Sopenharmony_ci#include <linux/dmaengine.h>
2362306a36Sopenharmony_ci#include <linux/dma-mapping.h>
2462306a36Sopenharmony_ci#include <linux/init.h>
2562306a36Sopenharmony_ci#include <linux/interrupt.h>
2662306a36Sopenharmony_ci#include <linux/list.h>
2762306a36Sopenharmony_ci#include <linux/module.h>
2862306a36Sopenharmony_ci#include <linux/percpu-defs.h>
2962306a36Sopenharmony_ci#include <linux/scatterlist.h>
3062306a36Sopenharmony_ci#include <linux/slab.h>
3162306a36Sopenharmony_ci#include <linux/string.h>
3262306a36Sopenharmony_ci#include <linux/spinlock.h>
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#include "hsu.h"
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#define HSU_DMA_BUSWIDTHS				\
3762306a36Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED)	|	\
3862306a36Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_1_BYTE)		|	\
3962306a36Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_2_BYTES)		|	\
4062306a36Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_3_BYTES)		|	\
4162306a36Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)		|	\
4262306a36Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_8_BYTES)		|	\
4362306a36Sopenharmony_ci	BIT(DMA_SLAVE_BUSWIDTH_16_BYTES)
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic inline void hsu_chan_disable(struct hsu_dma_chan *hsuc)
4662306a36Sopenharmony_ci{
4762306a36Sopenharmony_ci	hsu_chan_writel(hsuc, HSU_CH_CR, 0);
4862306a36Sopenharmony_ci}
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistatic inline void hsu_chan_enable(struct hsu_dma_chan *hsuc)
5162306a36Sopenharmony_ci{
5262306a36Sopenharmony_ci	u32 cr = HSU_CH_CR_CHA;
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	if (hsuc->direction == DMA_MEM_TO_DEV)
5562306a36Sopenharmony_ci		cr &= ~HSU_CH_CR_CHD;
5662306a36Sopenharmony_ci	else if (hsuc->direction == DMA_DEV_TO_MEM)
5762306a36Sopenharmony_ci		cr |= HSU_CH_CR_CHD;
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci	hsu_chan_writel(hsuc, HSU_CH_CR, cr);
6062306a36Sopenharmony_ci}
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cistatic void hsu_dma_chan_start(struct hsu_dma_chan *hsuc)
6362306a36Sopenharmony_ci{
6462306a36Sopenharmony_ci	struct dma_slave_config *config = &hsuc->config;
6562306a36Sopenharmony_ci	struct hsu_dma_desc *desc = hsuc->desc;
6662306a36Sopenharmony_ci	u32 bsr = 0, mtsr = 0;	/* to shut the compiler up */
6762306a36Sopenharmony_ci	u32 dcr = HSU_CH_DCR_CHSOE | HSU_CH_DCR_CHEI;
6862306a36Sopenharmony_ci	unsigned int i, count;
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	if (hsuc->direction == DMA_MEM_TO_DEV) {
7162306a36Sopenharmony_ci		bsr = config->dst_maxburst;
7262306a36Sopenharmony_ci		mtsr = config->dst_addr_width;
7362306a36Sopenharmony_ci	} else if (hsuc->direction == DMA_DEV_TO_MEM) {
7462306a36Sopenharmony_ci		bsr = config->src_maxburst;
7562306a36Sopenharmony_ci		mtsr = config->src_addr_width;
7662306a36Sopenharmony_ci	}
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci	hsu_chan_disable(hsuc);
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	hsu_chan_writel(hsuc, HSU_CH_DCR, 0);
8162306a36Sopenharmony_ci	hsu_chan_writel(hsuc, HSU_CH_BSR, bsr);
8262306a36Sopenharmony_ci	hsu_chan_writel(hsuc, HSU_CH_MTSR, mtsr);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	/* Set descriptors */
8562306a36Sopenharmony_ci	count = desc->nents - desc->active;
8662306a36Sopenharmony_ci	for (i = 0; i < count && i < HSU_DMA_CHAN_NR_DESC; i++) {
8762306a36Sopenharmony_ci		hsu_chan_writel(hsuc, HSU_CH_DxSAR(i), desc->sg[i].addr);
8862306a36Sopenharmony_ci		hsu_chan_writel(hsuc, HSU_CH_DxTSR(i), desc->sg[i].len);
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci		/* Prepare value for DCR */
9162306a36Sopenharmony_ci		dcr |= HSU_CH_DCR_DESCA(i);
9262306a36Sopenharmony_ci		dcr |= HSU_CH_DCR_CHTOI(i);	/* timeout bit, see HSU Errata 1 */
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci		desc->active++;
9562306a36Sopenharmony_ci	}
9662306a36Sopenharmony_ci	/* Only for the last descriptor in the chain */
9762306a36Sopenharmony_ci	dcr |= HSU_CH_DCR_CHSOD(count - 1);
9862306a36Sopenharmony_ci	dcr |= HSU_CH_DCR_CHDI(count - 1);
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	hsu_chan_writel(hsuc, HSU_CH_DCR, dcr);
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	hsu_chan_enable(hsuc);
10362306a36Sopenharmony_ci}
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cistatic void hsu_dma_stop_channel(struct hsu_dma_chan *hsuc)
10662306a36Sopenharmony_ci{
10762306a36Sopenharmony_ci	hsu_chan_disable(hsuc);
10862306a36Sopenharmony_ci	hsu_chan_writel(hsuc, HSU_CH_DCR, 0);
10962306a36Sopenharmony_ci}
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic void hsu_dma_start_channel(struct hsu_dma_chan *hsuc)
11262306a36Sopenharmony_ci{
11362306a36Sopenharmony_ci	hsu_dma_chan_start(hsuc);
11462306a36Sopenharmony_ci}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic void hsu_dma_start_transfer(struct hsu_dma_chan *hsuc)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	struct virt_dma_desc *vdesc;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	/* Get the next descriptor */
12162306a36Sopenharmony_ci	vdesc = vchan_next_desc(&hsuc->vchan);
12262306a36Sopenharmony_ci	if (!vdesc) {
12362306a36Sopenharmony_ci		hsuc->desc = NULL;
12462306a36Sopenharmony_ci		return;
12562306a36Sopenharmony_ci	}
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	list_del(&vdesc->node);
12862306a36Sopenharmony_ci	hsuc->desc = to_hsu_dma_desc(vdesc);
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	/* Start the channel with a new descriptor */
13162306a36Sopenharmony_ci	hsu_dma_start_channel(hsuc);
13262306a36Sopenharmony_ci}
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci/*
13562306a36Sopenharmony_ci *      hsu_dma_get_status() - get DMA channel status
13662306a36Sopenharmony_ci *      @chip: HSUART DMA chip
13762306a36Sopenharmony_ci *      @nr: DMA channel number
13862306a36Sopenharmony_ci *      @status: pointer for DMA Channel Status Register value
13962306a36Sopenharmony_ci *
14062306a36Sopenharmony_ci *      Description:
14162306a36Sopenharmony_ci *      The function reads and clears the DMA Channel Status Register, checks
14262306a36Sopenharmony_ci *      if it was a timeout interrupt and returns a corresponding value.
14362306a36Sopenharmony_ci *
14462306a36Sopenharmony_ci *      Caller should provide a valid pointer for the DMA Channel Status
14562306a36Sopenharmony_ci *      Register value that will be returned in @status.
14662306a36Sopenharmony_ci *
14762306a36Sopenharmony_ci *      Return:
14862306a36Sopenharmony_ci *      1 for DMA timeout status, 0 for other DMA status, or error code for
14962306a36Sopenharmony_ci *      invalid parameters or no interrupt pending.
15062306a36Sopenharmony_ci */
15162306a36Sopenharmony_ciint hsu_dma_get_status(struct hsu_dma_chip *chip, unsigned short nr,
15262306a36Sopenharmony_ci		       u32 *status)
15362306a36Sopenharmony_ci{
15462306a36Sopenharmony_ci	struct hsu_dma_chan *hsuc;
15562306a36Sopenharmony_ci	unsigned long flags;
15662306a36Sopenharmony_ci	u32 sr;
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	/* Sanity check */
15962306a36Sopenharmony_ci	if (nr >= chip->hsu->nr_channels)
16062306a36Sopenharmony_ci		return -EINVAL;
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	hsuc = &chip->hsu->chan[nr];
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	/*
16562306a36Sopenharmony_ci	 * No matter what situation, need read clear the IRQ status
16662306a36Sopenharmony_ci	 * There is a bug, see Errata 5, HSD 2900918
16762306a36Sopenharmony_ci	 */
16862306a36Sopenharmony_ci	spin_lock_irqsave(&hsuc->vchan.lock, flags);
16962306a36Sopenharmony_ci	sr = hsu_chan_readl(hsuc, HSU_CH_SR);
17062306a36Sopenharmony_ci	spin_unlock_irqrestore(&hsuc->vchan.lock, flags);
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	/* Check if any interrupt is pending */
17362306a36Sopenharmony_ci	sr &= ~(HSU_CH_SR_DESCE_ANY | HSU_CH_SR_CDESC_ANY);
17462306a36Sopenharmony_ci	if (!sr)
17562306a36Sopenharmony_ci		return -EIO;
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci	/* Timeout IRQ, need wait some time, see Errata 2 */
17862306a36Sopenharmony_ci	if (sr & HSU_CH_SR_DESCTO_ANY)
17962306a36Sopenharmony_ci		udelay(2);
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	/*
18262306a36Sopenharmony_ci	 * At this point, at least one of Descriptor Time Out, Channel Error
18362306a36Sopenharmony_ci	 * or Descriptor Done bits must be set. Clear the Descriptor Time Out
18462306a36Sopenharmony_ci	 * bits and if sr is still non-zero, it must be channel error or
18562306a36Sopenharmony_ci	 * descriptor done which are higher priority than timeout and handled
18662306a36Sopenharmony_ci	 * in hsu_dma_do_irq(). Else, it must be a timeout.
18762306a36Sopenharmony_ci	 */
18862306a36Sopenharmony_ci	sr &= ~HSU_CH_SR_DESCTO_ANY;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	*status = sr;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	return sr ? 0 : 1;
19362306a36Sopenharmony_ci}
19462306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(hsu_dma_get_status);
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci/*
19762306a36Sopenharmony_ci *      hsu_dma_do_irq() - DMA interrupt handler
19862306a36Sopenharmony_ci *      @chip: HSUART DMA chip
19962306a36Sopenharmony_ci *      @nr: DMA channel number
20062306a36Sopenharmony_ci *      @status: Channel Status Register value
20162306a36Sopenharmony_ci *
20262306a36Sopenharmony_ci *      Description:
20362306a36Sopenharmony_ci *      This function handles Channel Error and Descriptor Done interrupts.
20462306a36Sopenharmony_ci *      This function should be called after determining that the DMA interrupt
20562306a36Sopenharmony_ci *      is not a normal timeout interrupt, ie. hsu_dma_get_status() returned 0.
20662306a36Sopenharmony_ci *
20762306a36Sopenharmony_ci *      Return:
20862306a36Sopenharmony_ci *      0 for invalid channel number, 1 otherwise.
20962306a36Sopenharmony_ci */
21062306a36Sopenharmony_ciint hsu_dma_do_irq(struct hsu_dma_chip *chip, unsigned short nr, u32 status)
21162306a36Sopenharmony_ci{
21262306a36Sopenharmony_ci	struct dma_chan_percpu *stat;
21362306a36Sopenharmony_ci	struct hsu_dma_chan *hsuc;
21462306a36Sopenharmony_ci	struct hsu_dma_desc *desc;
21562306a36Sopenharmony_ci	unsigned long flags;
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	/* Sanity check */
21862306a36Sopenharmony_ci	if (nr >= chip->hsu->nr_channels)
21962306a36Sopenharmony_ci		return 0;
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	hsuc = &chip->hsu->chan[nr];
22262306a36Sopenharmony_ci	stat = this_cpu_ptr(hsuc->vchan.chan.local);
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	spin_lock_irqsave(&hsuc->vchan.lock, flags);
22562306a36Sopenharmony_ci	desc = hsuc->desc;
22662306a36Sopenharmony_ci	if (desc) {
22762306a36Sopenharmony_ci		if (status & HSU_CH_SR_CHE) {
22862306a36Sopenharmony_ci			desc->status = DMA_ERROR;
22962306a36Sopenharmony_ci		} else if (desc->active < desc->nents) {
23062306a36Sopenharmony_ci			hsu_dma_start_channel(hsuc);
23162306a36Sopenharmony_ci		} else {
23262306a36Sopenharmony_ci			vchan_cookie_complete(&desc->vdesc);
23362306a36Sopenharmony_ci			desc->status = DMA_COMPLETE;
23462306a36Sopenharmony_ci			stat->bytes_transferred += desc->length;
23562306a36Sopenharmony_ci			hsu_dma_start_transfer(hsuc);
23662306a36Sopenharmony_ci		}
23762306a36Sopenharmony_ci	}
23862306a36Sopenharmony_ci	spin_unlock_irqrestore(&hsuc->vchan.lock, flags);
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci	return 1;
24162306a36Sopenharmony_ci}
24262306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(hsu_dma_do_irq);
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_cistatic struct hsu_dma_desc *hsu_dma_alloc_desc(unsigned int nents)
24562306a36Sopenharmony_ci{
24662306a36Sopenharmony_ci	struct hsu_dma_desc *desc;
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	desc = kzalloc(sizeof(*desc), GFP_NOWAIT);
24962306a36Sopenharmony_ci	if (!desc)
25062306a36Sopenharmony_ci		return NULL;
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci	desc->sg = kcalloc(nents, sizeof(*desc->sg), GFP_NOWAIT);
25362306a36Sopenharmony_ci	if (!desc->sg) {
25462306a36Sopenharmony_ci		kfree(desc);
25562306a36Sopenharmony_ci		return NULL;
25662306a36Sopenharmony_ci	}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	return desc;
25962306a36Sopenharmony_ci}
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic void hsu_dma_desc_free(struct virt_dma_desc *vdesc)
26262306a36Sopenharmony_ci{
26362306a36Sopenharmony_ci	struct hsu_dma_desc *desc = to_hsu_dma_desc(vdesc);
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	kfree(desc->sg);
26662306a36Sopenharmony_ci	kfree(desc);
26762306a36Sopenharmony_ci}
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_cistatic struct dma_async_tx_descriptor *hsu_dma_prep_slave_sg(
27062306a36Sopenharmony_ci		struct dma_chan *chan, struct scatterlist *sgl,
27162306a36Sopenharmony_ci		unsigned int sg_len, enum dma_transfer_direction direction,
27262306a36Sopenharmony_ci		unsigned long flags, void *context)
27362306a36Sopenharmony_ci{
27462306a36Sopenharmony_ci	struct hsu_dma_chan *hsuc = to_hsu_dma_chan(chan);
27562306a36Sopenharmony_ci	struct hsu_dma_desc *desc;
27662306a36Sopenharmony_ci	struct scatterlist *sg;
27762306a36Sopenharmony_ci	unsigned int i;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	desc = hsu_dma_alloc_desc(sg_len);
28062306a36Sopenharmony_ci	if (!desc)
28162306a36Sopenharmony_ci		return NULL;
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	for_each_sg(sgl, sg, sg_len, i) {
28462306a36Sopenharmony_ci		desc->sg[i].addr = sg_dma_address(sg);
28562306a36Sopenharmony_ci		desc->sg[i].len = sg_dma_len(sg);
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci		desc->length += sg_dma_len(sg);
28862306a36Sopenharmony_ci	}
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ci	desc->nents = sg_len;
29162306a36Sopenharmony_ci	desc->direction = direction;
29262306a36Sopenharmony_ci	/* desc->active = 0 by kzalloc */
29362306a36Sopenharmony_ci	desc->status = DMA_IN_PROGRESS;
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	return vchan_tx_prep(&hsuc->vchan, &desc->vdesc, flags);
29662306a36Sopenharmony_ci}
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic void hsu_dma_issue_pending(struct dma_chan *chan)
29962306a36Sopenharmony_ci{
30062306a36Sopenharmony_ci	struct hsu_dma_chan *hsuc = to_hsu_dma_chan(chan);
30162306a36Sopenharmony_ci	unsigned long flags;
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	spin_lock_irqsave(&hsuc->vchan.lock, flags);
30462306a36Sopenharmony_ci	if (vchan_issue_pending(&hsuc->vchan) && !hsuc->desc)
30562306a36Sopenharmony_ci		hsu_dma_start_transfer(hsuc);
30662306a36Sopenharmony_ci	spin_unlock_irqrestore(&hsuc->vchan.lock, flags);
30762306a36Sopenharmony_ci}
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_cistatic size_t hsu_dma_active_desc_size(struct hsu_dma_chan *hsuc)
31062306a36Sopenharmony_ci{
31162306a36Sopenharmony_ci	struct hsu_dma_desc *desc = hsuc->desc;
31262306a36Sopenharmony_ci	size_t bytes = 0;
31362306a36Sopenharmony_ci	int i;
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci	for (i = desc->active; i < desc->nents; i++)
31662306a36Sopenharmony_ci		bytes += desc->sg[i].len;
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	i = HSU_DMA_CHAN_NR_DESC - 1;
31962306a36Sopenharmony_ci	do {
32062306a36Sopenharmony_ci		bytes += hsu_chan_readl(hsuc, HSU_CH_DxTSR(i));
32162306a36Sopenharmony_ci	} while (--i >= 0);
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	return bytes;
32462306a36Sopenharmony_ci}
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cistatic enum dma_status hsu_dma_tx_status(struct dma_chan *chan,
32762306a36Sopenharmony_ci	dma_cookie_t cookie, struct dma_tx_state *state)
32862306a36Sopenharmony_ci{
32962306a36Sopenharmony_ci	struct hsu_dma_chan *hsuc = to_hsu_dma_chan(chan);
33062306a36Sopenharmony_ci	struct virt_dma_desc *vdesc;
33162306a36Sopenharmony_ci	enum dma_status status;
33262306a36Sopenharmony_ci	size_t bytes;
33362306a36Sopenharmony_ci	unsigned long flags;
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	status = dma_cookie_status(chan, cookie, state);
33662306a36Sopenharmony_ci	if (status == DMA_COMPLETE)
33762306a36Sopenharmony_ci		return status;
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	spin_lock_irqsave(&hsuc->vchan.lock, flags);
34062306a36Sopenharmony_ci	vdesc = vchan_find_desc(&hsuc->vchan, cookie);
34162306a36Sopenharmony_ci	if (hsuc->desc && cookie == hsuc->desc->vdesc.tx.cookie) {
34262306a36Sopenharmony_ci		bytes = hsu_dma_active_desc_size(hsuc);
34362306a36Sopenharmony_ci		dma_set_residue(state, bytes);
34462306a36Sopenharmony_ci		status = hsuc->desc->status;
34562306a36Sopenharmony_ci	} else if (vdesc) {
34662306a36Sopenharmony_ci		bytes = to_hsu_dma_desc(vdesc)->length;
34762306a36Sopenharmony_ci		dma_set_residue(state, bytes);
34862306a36Sopenharmony_ci	}
34962306a36Sopenharmony_ci	spin_unlock_irqrestore(&hsuc->vchan.lock, flags);
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci	return status;
35262306a36Sopenharmony_ci}
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_cistatic int hsu_dma_slave_config(struct dma_chan *chan,
35562306a36Sopenharmony_ci				struct dma_slave_config *config)
35662306a36Sopenharmony_ci{
35762306a36Sopenharmony_ci	struct hsu_dma_chan *hsuc = to_hsu_dma_chan(chan);
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	memcpy(&hsuc->config, config, sizeof(hsuc->config));
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci	return 0;
36262306a36Sopenharmony_ci}
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_cistatic int hsu_dma_pause(struct dma_chan *chan)
36562306a36Sopenharmony_ci{
36662306a36Sopenharmony_ci	struct hsu_dma_chan *hsuc = to_hsu_dma_chan(chan);
36762306a36Sopenharmony_ci	unsigned long flags;
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	spin_lock_irqsave(&hsuc->vchan.lock, flags);
37062306a36Sopenharmony_ci	if (hsuc->desc && hsuc->desc->status == DMA_IN_PROGRESS) {
37162306a36Sopenharmony_ci		hsu_chan_disable(hsuc);
37262306a36Sopenharmony_ci		hsuc->desc->status = DMA_PAUSED;
37362306a36Sopenharmony_ci	}
37462306a36Sopenharmony_ci	spin_unlock_irqrestore(&hsuc->vchan.lock, flags);
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	return 0;
37762306a36Sopenharmony_ci}
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_cistatic int hsu_dma_resume(struct dma_chan *chan)
38062306a36Sopenharmony_ci{
38162306a36Sopenharmony_ci	struct hsu_dma_chan *hsuc = to_hsu_dma_chan(chan);
38262306a36Sopenharmony_ci	unsigned long flags;
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	spin_lock_irqsave(&hsuc->vchan.lock, flags);
38562306a36Sopenharmony_ci	if (hsuc->desc && hsuc->desc->status == DMA_PAUSED) {
38662306a36Sopenharmony_ci		hsuc->desc->status = DMA_IN_PROGRESS;
38762306a36Sopenharmony_ci		hsu_chan_enable(hsuc);
38862306a36Sopenharmony_ci	}
38962306a36Sopenharmony_ci	spin_unlock_irqrestore(&hsuc->vchan.lock, flags);
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	return 0;
39262306a36Sopenharmony_ci}
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_cistatic int hsu_dma_terminate_all(struct dma_chan *chan)
39562306a36Sopenharmony_ci{
39662306a36Sopenharmony_ci	struct hsu_dma_chan *hsuc = to_hsu_dma_chan(chan);
39762306a36Sopenharmony_ci	unsigned long flags;
39862306a36Sopenharmony_ci	LIST_HEAD(head);
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	spin_lock_irqsave(&hsuc->vchan.lock, flags);
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	hsu_dma_stop_channel(hsuc);
40362306a36Sopenharmony_ci	if (hsuc->desc) {
40462306a36Sopenharmony_ci		hsu_dma_desc_free(&hsuc->desc->vdesc);
40562306a36Sopenharmony_ci		hsuc->desc = NULL;
40662306a36Sopenharmony_ci	}
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	vchan_get_all_descriptors(&hsuc->vchan, &head);
40962306a36Sopenharmony_ci	spin_unlock_irqrestore(&hsuc->vchan.lock, flags);
41062306a36Sopenharmony_ci	vchan_dma_desc_free_list(&hsuc->vchan, &head);
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	return 0;
41362306a36Sopenharmony_ci}
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_cistatic void hsu_dma_free_chan_resources(struct dma_chan *chan)
41662306a36Sopenharmony_ci{
41762306a36Sopenharmony_ci	vchan_free_chan_resources(to_virt_chan(chan));
41862306a36Sopenharmony_ci}
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_cistatic void hsu_dma_synchronize(struct dma_chan *chan)
42162306a36Sopenharmony_ci{
42262306a36Sopenharmony_ci	struct hsu_dma_chan *hsuc = to_hsu_dma_chan(chan);
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	vchan_synchronize(&hsuc->vchan);
42562306a36Sopenharmony_ci}
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ciint hsu_dma_probe(struct hsu_dma_chip *chip)
42862306a36Sopenharmony_ci{
42962306a36Sopenharmony_ci	struct hsu_dma *hsu;
43062306a36Sopenharmony_ci	void __iomem *addr = chip->regs + chip->offset;
43162306a36Sopenharmony_ci	unsigned short i;
43262306a36Sopenharmony_ci	int ret;
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_ci	hsu = devm_kzalloc(chip->dev, sizeof(*hsu), GFP_KERNEL);
43562306a36Sopenharmony_ci	if (!hsu)
43662306a36Sopenharmony_ci		return -ENOMEM;
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci	chip->hsu = hsu;
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci	/* Calculate nr_channels from the IO space length */
44162306a36Sopenharmony_ci	hsu->nr_channels = (chip->length - chip->offset) / HSU_DMA_CHAN_LENGTH;
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ci	hsu->chan = devm_kcalloc(chip->dev, hsu->nr_channels,
44462306a36Sopenharmony_ci				 sizeof(*hsu->chan), GFP_KERNEL);
44562306a36Sopenharmony_ci	if (!hsu->chan)
44662306a36Sopenharmony_ci		return -ENOMEM;
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci	INIT_LIST_HEAD(&hsu->dma.channels);
44962306a36Sopenharmony_ci	for (i = 0; i < hsu->nr_channels; i++) {
45062306a36Sopenharmony_ci		struct hsu_dma_chan *hsuc = &hsu->chan[i];
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci		hsuc->vchan.desc_free = hsu_dma_desc_free;
45362306a36Sopenharmony_ci		vchan_init(&hsuc->vchan, &hsu->dma);
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci		hsuc->direction = (i & 0x1) ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV;
45662306a36Sopenharmony_ci		hsuc->reg = addr + i * HSU_DMA_CHAN_LENGTH;
45762306a36Sopenharmony_ci	}
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	dma_cap_set(DMA_SLAVE, hsu->dma.cap_mask);
46062306a36Sopenharmony_ci	dma_cap_set(DMA_PRIVATE, hsu->dma.cap_mask);
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci	hsu->dma.device_free_chan_resources = hsu_dma_free_chan_resources;
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_ci	hsu->dma.device_prep_slave_sg = hsu_dma_prep_slave_sg;
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	hsu->dma.device_issue_pending = hsu_dma_issue_pending;
46762306a36Sopenharmony_ci	hsu->dma.device_tx_status = hsu_dma_tx_status;
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci	hsu->dma.device_config = hsu_dma_slave_config;
47062306a36Sopenharmony_ci	hsu->dma.device_pause = hsu_dma_pause;
47162306a36Sopenharmony_ci	hsu->dma.device_resume = hsu_dma_resume;
47262306a36Sopenharmony_ci	hsu->dma.device_terminate_all = hsu_dma_terminate_all;
47362306a36Sopenharmony_ci	hsu->dma.device_synchronize = hsu_dma_synchronize;
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_ci	hsu->dma.src_addr_widths = HSU_DMA_BUSWIDTHS;
47662306a36Sopenharmony_ci	hsu->dma.dst_addr_widths = HSU_DMA_BUSWIDTHS;
47762306a36Sopenharmony_ci	hsu->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
47862306a36Sopenharmony_ci	hsu->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci	hsu->dma.dev = chip->dev;
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	dma_set_max_seg_size(hsu->dma.dev, HSU_CH_DxTSR_MASK);
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	ret = dma_async_device_register(&hsu->dma);
48562306a36Sopenharmony_ci	if (ret)
48662306a36Sopenharmony_ci		return ret;
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci	dev_info(chip->dev, "Found HSU DMA, %d channels\n", hsu->nr_channels);
48962306a36Sopenharmony_ci	return 0;
49062306a36Sopenharmony_ci}
49162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(hsu_dma_probe);
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_ciint hsu_dma_remove(struct hsu_dma_chip *chip)
49462306a36Sopenharmony_ci{
49562306a36Sopenharmony_ci	struct hsu_dma *hsu = chip->hsu;
49662306a36Sopenharmony_ci	unsigned short i;
49762306a36Sopenharmony_ci
49862306a36Sopenharmony_ci	dma_async_device_unregister(&hsu->dma);
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci	for (i = 0; i < hsu->nr_channels; i++) {
50162306a36Sopenharmony_ci		struct hsu_dma_chan *hsuc = &hsu->chan[i];
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci		tasklet_kill(&hsuc->vchan.task);
50462306a36Sopenharmony_ci	}
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	return 0;
50762306a36Sopenharmony_ci}
50862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(hsu_dma_remove);
50962306a36Sopenharmony_ci
51062306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
51162306a36Sopenharmony_ciMODULE_DESCRIPTION("High Speed UART DMA core driver");
51262306a36Sopenharmony_ciMODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>");
513