162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci// Copyright (C) 2013,2018,2020-2021 Intel Corporation
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include <linux/bitops.h>
562306a36Sopenharmony_ci#include <linux/dmaengine.h>
662306a36Sopenharmony_ci#include <linux/errno.h>
762306a36Sopenharmony_ci#include <linux/io.h>
862306a36Sopenharmony_ci#include <linux/pci.h>
962306a36Sopenharmony_ci#include <linux/slab.h>
1062306a36Sopenharmony_ci#include <linux/types.h>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#include "internal.h"
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#define DMA_CTL_CH(x)			(0x1000 + (x) * 4)
1562306a36Sopenharmony_ci#define DMA_SRC_ADDR_FILLIN(x)		(0x1100 + (x) * 4)
1662306a36Sopenharmony_ci#define DMA_DST_ADDR_FILLIN(x)		(0x1200 + (x) * 4)
1762306a36Sopenharmony_ci#define DMA_XBAR_SEL(x)			(0x1300 + (x) * 4)
1862306a36Sopenharmony_ci#define DMA_REGACCESS_CHID_CFG		(0x1400)
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#define CTL_CH_TRANSFER_MODE_MASK	GENMASK(1, 0)
2162306a36Sopenharmony_ci#define CTL_CH_TRANSFER_MODE_S2S	0
2262306a36Sopenharmony_ci#define CTL_CH_TRANSFER_MODE_S2D	1
2362306a36Sopenharmony_ci#define CTL_CH_TRANSFER_MODE_D2S	2
2462306a36Sopenharmony_ci#define CTL_CH_TRANSFER_MODE_D2D	3
2562306a36Sopenharmony_ci#define CTL_CH_RD_RS_MASK		GENMASK(4, 3)
2662306a36Sopenharmony_ci#define CTL_CH_WR_RS_MASK		GENMASK(6, 5)
2762306a36Sopenharmony_ci#define CTL_CH_RD_NON_SNOOP_BIT		BIT(8)
2862306a36Sopenharmony_ci#define CTL_CH_WR_NON_SNOOP_BIT		BIT(9)
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#define XBAR_SEL_DEVID_MASK		GENMASK(15, 0)
3162306a36Sopenharmony_ci#define XBAR_SEL_RX_TX_BIT		BIT(16)
3262306a36Sopenharmony_ci#define XBAR_SEL_RX_TX_SHIFT		16
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define REGACCESS_CHID_MASK		GENMASK(2, 0)
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_cistatic unsigned int idma32_get_slave_devfn(struct dw_dma_chan *dwc)
3762306a36Sopenharmony_ci{
3862306a36Sopenharmony_ci	struct device *slave = dwc->chan.slave;
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci	if (!slave || !dev_is_pci(slave))
4162306a36Sopenharmony_ci		return 0;
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci	return to_pci_dev(slave)->devfn;
4462306a36Sopenharmony_ci}
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cistatic void idma32_initialize_chan_xbar(struct dw_dma_chan *dwc)
4762306a36Sopenharmony_ci{
4862306a36Sopenharmony_ci	struct dw_dma *dw = to_dw_dma(dwc->chan.device);
4962306a36Sopenharmony_ci	void __iomem *misc = __dw_regs(dw);
5062306a36Sopenharmony_ci	u32 cfghi = 0, cfglo = 0;
5162306a36Sopenharmony_ci	u8 dst_id, src_id;
5262306a36Sopenharmony_ci	u32 value;
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	/* DMA Channel ID Configuration register must be programmed first */
5562306a36Sopenharmony_ci	value = readl(misc + DMA_REGACCESS_CHID_CFG);
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	value &= ~REGACCESS_CHID_MASK;
5862306a36Sopenharmony_ci	value |= dwc->chan.chan_id;
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	writel(value, misc + DMA_REGACCESS_CHID_CFG);
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	/* Configure channel attributes */
6362306a36Sopenharmony_ci	value = readl(misc + DMA_CTL_CH(dwc->chan.chan_id));
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	value &= ~(CTL_CH_RD_NON_SNOOP_BIT | CTL_CH_WR_NON_SNOOP_BIT);
6662306a36Sopenharmony_ci	value &= ~(CTL_CH_RD_RS_MASK | CTL_CH_WR_RS_MASK);
6762306a36Sopenharmony_ci	value &= ~CTL_CH_TRANSFER_MODE_MASK;
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	switch (dwc->direction) {
7062306a36Sopenharmony_ci	case DMA_MEM_TO_DEV:
7162306a36Sopenharmony_ci		value |= CTL_CH_TRANSFER_MODE_D2S;
7262306a36Sopenharmony_ci		value |= CTL_CH_WR_NON_SNOOP_BIT;
7362306a36Sopenharmony_ci		break;
7462306a36Sopenharmony_ci	case DMA_DEV_TO_MEM:
7562306a36Sopenharmony_ci		value |= CTL_CH_TRANSFER_MODE_S2D;
7662306a36Sopenharmony_ci		value |= CTL_CH_RD_NON_SNOOP_BIT;
7762306a36Sopenharmony_ci		break;
7862306a36Sopenharmony_ci	default:
7962306a36Sopenharmony_ci		/*
8062306a36Sopenharmony_ci		 * Memory-to-Memory and Device-to-Device are ignored for now.
8162306a36Sopenharmony_ci		 *
8262306a36Sopenharmony_ci		 * For Memory-to-Memory transfers we would need to set mode
8362306a36Sopenharmony_ci		 * and disable snooping on both sides.
8462306a36Sopenharmony_ci		 */
8562306a36Sopenharmony_ci		return;
8662306a36Sopenharmony_ci	}
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	writel(value, misc + DMA_CTL_CH(dwc->chan.chan_id));
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	/* Configure crossbar selection */
9162306a36Sopenharmony_ci	value = readl(misc + DMA_XBAR_SEL(dwc->chan.chan_id));
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci	/* DEVFN selection */
9462306a36Sopenharmony_ci	value &= ~XBAR_SEL_DEVID_MASK;
9562306a36Sopenharmony_ci	value |= idma32_get_slave_devfn(dwc);
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	switch (dwc->direction) {
9862306a36Sopenharmony_ci	case DMA_MEM_TO_DEV:
9962306a36Sopenharmony_ci		value |= XBAR_SEL_RX_TX_BIT;
10062306a36Sopenharmony_ci		break;
10162306a36Sopenharmony_ci	case DMA_DEV_TO_MEM:
10262306a36Sopenharmony_ci		value &= ~XBAR_SEL_RX_TX_BIT;
10362306a36Sopenharmony_ci		break;
10462306a36Sopenharmony_ci	default:
10562306a36Sopenharmony_ci		/* Memory-to-Memory and Device-to-Device are ignored for now */
10662306a36Sopenharmony_ci		return;
10762306a36Sopenharmony_ci	}
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	writel(value, misc + DMA_XBAR_SEL(dwc->chan.chan_id));
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	/* Configure DMA channel low and high registers */
11262306a36Sopenharmony_ci	switch (dwc->direction) {
11362306a36Sopenharmony_ci	case DMA_MEM_TO_DEV:
11462306a36Sopenharmony_ci		dst_id = dwc->chan.chan_id;
11562306a36Sopenharmony_ci		src_id = dwc->dws.src_id;
11662306a36Sopenharmony_ci		break;
11762306a36Sopenharmony_ci	case DMA_DEV_TO_MEM:
11862306a36Sopenharmony_ci		dst_id = dwc->dws.dst_id;
11962306a36Sopenharmony_ci		src_id = dwc->chan.chan_id;
12062306a36Sopenharmony_ci		break;
12162306a36Sopenharmony_ci	default:
12262306a36Sopenharmony_ci		/* Memory-to-Memory and Device-to-Device are ignored for now */
12362306a36Sopenharmony_ci		return;
12462306a36Sopenharmony_ci	}
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/* Set default burst alignment */
12762306a36Sopenharmony_ci	cfglo |= IDMA32C_CFGL_DST_BURST_ALIGN | IDMA32C_CFGL_SRC_BURST_ALIGN;
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	/* Low 4 bits of the request lines */
13062306a36Sopenharmony_ci	cfghi |= IDMA32C_CFGH_DST_PER(dst_id & 0xf);
13162306a36Sopenharmony_ci	cfghi |= IDMA32C_CFGH_SRC_PER(src_id & 0xf);
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	/* Request line extension (2 bits) */
13462306a36Sopenharmony_ci	cfghi |= IDMA32C_CFGH_DST_PER_EXT(dst_id >> 4 & 0x3);
13562306a36Sopenharmony_ci	cfghi |= IDMA32C_CFGH_SRC_PER_EXT(src_id >> 4 & 0x3);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	channel_writel(dwc, CFG_LO, cfglo);
13862306a36Sopenharmony_ci	channel_writel(dwc, CFG_HI, cfghi);
13962306a36Sopenharmony_ci}
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_cistatic void idma32_initialize_chan_generic(struct dw_dma_chan *dwc)
14262306a36Sopenharmony_ci{
14362306a36Sopenharmony_ci	u32 cfghi = 0;
14462306a36Sopenharmony_ci	u32 cfglo = 0;
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	/* Set default burst alignment */
14762306a36Sopenharmony_ci	cfglo |= IDMA32C_CFGL_DST_BURST_ALIGN | IDMA32C_CFGL_SRC_BURST_ALIGN;
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	/* Low 4 bits of the request lines */
15062306a36Sopenharmony_ci	cfghi |= IDMA32C_CFGH_DST_PER(dwc->dws.dst_id & 0xf);
15162306a36Sopenharmony_ci	cfghi |= IDMA32C_CFGH_SRC_PER(dwc->dws.src_id & 0xf);
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	/* Request line extension (2 bits) */
15462306a36Sopenharmony_ci	cfghi |= IDMA32C_CFGH_DST_PER_EXT(dwc->dws.dst_id >> 4 & 0x3);
15562306a36Sopenharmony_ci	cfghi |= IDMA32C_CFGH_SRC_PER_EXT(dwc->dws.src_id >> 4 & 0x3);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	channel_writel(dwc, CFG_LO, cfglo);
15862306a36Sopenharmony_ci	channel_writel(dwc, CFG_HI, cfghi);
15962306a36Sopenharmony_ci}
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_cistatic void idma32_suspend_chan(struct dw_dma_chan *dwc, bool drain)
16262306a36Sopenharmony_ci{
16362306a36Sopenharmony_ci	u32 cfglo = channel_readl(dwc, CFG_LO);
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	if (drain)
16662306a36Sopenharmony_ci		cfglo |= IDMA32C_CFGL_CH_DRAIN;
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci	channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
16962306a36Sopenharmony_ci}
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_cistatic void idma32_resume_chan(struct dw_dma_chan *dwc, bool drain)
17262306a36Sopenharmony_ci{
17362306a36Sopenharmony_ci	u32 cfglo = channel_readl(dwc, CFG_LO);
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	if (drain)
17662306a36Sopenharmony_ci		cfglo &= ~IDMA32C_CFGL_CH_DRAIN;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
17962306a36Sopenharmony_ci}
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic u32 idma32_bytes2block(struct dw_dma_chan *dwc,
18262306a36Sopenharmony_ci			      size_t bytes, unsigned int width, size_t *len)
18362306a36Sopenharmony_ci{
18462306a36Sopenharmony_ci	u32 block;
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ci	if (bytes > dwc->block_size) {
18762306a36Sopenharmony_ci		block = dwc->block_size;
18862306a36Sopenharmony_ci		*len = dwc->block_size;
18962306a36Sopenharmony_ci	} else {
19062306a36Sopenharmony_ci		block = bytes;
19162306a36Sopenharmony_ci		*len = bytes;
19262306a36Sopenharmony_ci	}
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	return block;
19562306a36Sopenharmony_ci}
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_cistatic size_t idma32_block2bytes(struct dw_dma_chan *dwc, u32 block, u32 width)
19862306a36Sopenharmony_ci{
19962306a36Sopenharmony_ci	return IDMA32C_CTLH_BLOCK_TS(block);
20062306a36Sopenharmony_ci}
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic u32 idma32_prepare_ctllo(struct dw_dma_chan *dwc)
20362306a36Sopenharmony_ci{
20462306a36Sopenharmony_ci	struct dma_slave_config	*sconfig = &dwc->dma_sconfig;
20562306a36Sopenharmony_ci	u8 smsize = (dwc->direction == DMA_DEV_TO_MEM) ? sconfig->src_maxburst : 0;
20662306a36Sopenharmony_ci	u8 dmsize = (dwc->direction == DMA_MEM_TO_DEV) ? sconfig->dst_maxburst : 0;
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	return DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN |
20962306a36Sopenharmony_ci	       DWC_CTLL_DST_MSIZE(dmsize) | DWC_CTLL_SRC_MSIZE(smsize);
21062306a36Sopenharmony_ci}
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_cistatic void idma32_encode_maxburst(struct dw_dma_chan *dwc, u32 *maxburst)
21362306a36Sopenharmony_ci{
21462306a36Sopenharmony_ci	*maxburst = *maxburst > 1 ? fls(*maxburst) - 1 : 0;
21562306a36Sopenharmony_ci}
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic void idma32_set_device_name(struct dw_dma *dw, int id)
21862306a36Sopenharmony_ci{
21962306a36Sopenharmony_ci	snprintf(dw->name, sizeof(dw->name), "idma32:dmac%d", id);
22062306a36Sopenharmony_ci}
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci/*
22362306a36Sopenharmony_ci * Program FIFO size of channels.
22462306a36Sopenharmony_ci *
22562306a36Sopenharmony_ci * By default full FIFO (512 bytes) is assigned to channel 0. Here we
22662306a36Sopenharmony_ci * slice FIFO on equal parts between channels.
22762306a36Sopenharmony_ci */
22862306a36Sopenharmony_cistatic void idma32_fifo_partition(struct dw_dma *dw)
22962306a36Sopenharmony_ci{
23062306a36Sopenharmony_ci	u64 value = IDMA32C_FP_PSIZE_CH0(64) | IDMA32C_FP_PSIZE_CH1(64) |
23162306a36Sopenharmony_ci		    IDMA32C_FP_UPDATE;
23262306a36Sopenharmony_ci	u64 fifo_partition = 0;
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	/* Fill FIFO_PARTITION low bits (Channels 0..1, 4..5) */
23562306a36Sopenharmony_ci	fifo_partition |= value << 0;
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	/* Fill FIFO_PARTITION high bits (Channels 2..3, 6..7) */
23862306a36Sopenharmony_ci	fifo_partition |= value << 32;
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci	/* Program FIFO Partition registers - 64 bytes per channel */
24162306a36Sopenharmony_ci	idma32_writeq(dw, FIFO_PARTITION1, fifo_partition);
24262306a36Sopenharmony_ci	idma32_writeq(dw, FIFO_PARTITION0, fifo_partition);
24362306a36Sopenharmony_ci}
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_cistatic void idma32_disable(struct dw_dma *dw)
24662306a36Sopenharmony_ci{
24762306a36Sopenharmony_ci	do_dw_dma_off(dw);
24862306a36Sopenharmony_ci	idma32_fifo_partition(dw);
24962306a36Sopenharmony_ci}
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic void idma32_enable(struct dw_dma *dw)
25262306a36Sopenharmony_ci{
25362306a36Sopenharmony_ci	idma32_fifo_partition(dw);
25462306a36Sopenharmony_ci	do_dw_dma_on(dw);
25562306a36Sopenharmony_ci}
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ciint idma32_dma_probe(struct dw_dma_chip *chip)
25862306a36Sopenharmony_ci{
25962306a36Sopenharmony_ci	struct dw_dma *dw;
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
26262306a36Sopenharmony_ci	if (!dw)
26362306a36Sopenharmony_ci		return -ENOMEM;
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	/* Channel operations */
26662306a36Sopenharmony_ci	if (chip->pdata->quirks & DW_DMA_QUIRK_XBAR_PRESENT)
26762306a36Sopenharmony_ci		dw->initialize_chan = idma32_initialize_chan_xbar;
26862306a36Sopenharmony_ci	else
26962306a36Sopenharmony_ci		dw->initialize_chan = idma32_initialize_chan_generic;
27062306a36Sopenharmony_ci	dw->suspend_chan = idma32_suspend_chan;
27162306a36Sopenharmony_ci	dw->resume_chan = idma32_resume_chan;
27262306a36Sopenharmony_ci	dw->prepare_ctllo = idma32_prepare_ctllo;
27362306a36Sopenharmony_ci	dw->encode_maxburst = idma32_encode_maxburst;
27462306a36Sopenharmony_ci	dw->bytes2block = idma32_bytes2block;
27562306a36Sopenharmony_ci	dw->block2bytes = idma32_block2bytes;
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	/* Device operations */
27862306a36Sopenharmony_ci	dw->set_device_name = idma32_set_device_name;
27962306a36Sopenharmony_ci	dw->disable = idma32_disable;
28062306a36Sopenharmony_ci	dw->enable = idma32_enable;
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci	chip->dw = dw;
28362306a36Sopenharmony_ci	return do_dma_probe(chip);
28462306a36Sopenharmony_ci}
28562306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(idma32_dma_probe);
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ciint idma32_dma_remove(struct dw_dma_chip *chip)
28862306a36Sopenharmony_ci{
28962306a36Sopenharmony_ci	return do_dma_remove(chip);
29062306a36Sopenharmony_ci}
29162306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(idma32_dma_remove);
292