162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2018-2019 Synopsys, Inc. and/or its affiliates. 462306a36Sopenharmony_ci * Synopsys DesignWare eDMA PCIe driver 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Author: Gustavo Pimentel <gustavo.pimentel@synopsys.com> 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/kernel.h> 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/pci.h> 1262306a36Sopenharmony_ci#include <linux/device.h> 1362306a36Sopenharmony_ci#include <linux/dma/edma.h> 1462306a36Sopenharmony_ci#include <linux/pci-epf.h> 1562306a36Sopenharmony_ci#include <linux/msi.h> 1662306a36Sopenharmony_ci#include <linux/bitfield.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include "dw-edma-core.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define DW_PCIE_VSEC_DMA_ID 0x6 2162306a36Sopenharmony_ci#define DW_PCIE_VSEC_DMA_BAR GENMASK(10, 8) 2262306a36Sopenharmony_ci#define DW_PCIE_VSEC_DMA_MAP GENMASK(2, 0) 2362306a36Sopenharmony_ci#define DW_PCIE_VSEC_DMA_WR_CH GENMASK(9, 0) 2462306a36Sopenharmony_ci#define DW_PCIE_VSEC_DMA_RD_CH GENMASK(25, 16) 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define DW_BLOCK(a, b, c) \ 2762306a36Sopenharmony_ci { \ 2862306a36Sopenharmony_ci .bar = a, \ 2962306a36Sopenharmony_ci .off = b, \ 3062306a36Sopenharmony_ci .sz = c, \ 3162306a36Sopenharmony_ci }, 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistruct dw_edma_block { 3462306a36Sopenharmony_ci enum pci_barno bar; 3562306a36Sopenharmony_ci off_t off; 3662306a36Sopenharmony_ci size_t sz; 3762306a36Sopenharmony_ci}; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistruct dw_edma_pcie_data { 4062306a36Sopenharmony_ci /* eDMA registers location */ 4162306a36Sopenharmony_ci struct dw_edma_block rg; 4262306a36Sopenharmony_ci /* eDMA memory linked list location */ 4362306a36Sopenharmony_ci struct dw_edma_block ll_wr[EDMA_MAX_WR_CH]; 4462306a36Sopenharmony_ci struct dw_edma_block ll_rd[EDMA_MAX_RD_CH]; 4562306a36Sopenharmony_ci /* eDMA memory data location */ 4662306a36Sopenharmony_ci struct dw_edma_block dt_wr[EDMA_MAX_WR_CH]; 4762306a36Sopenharmony_ci struct dw_edma_block dt_rd[EDMA_MAX_RD_CH]; 4862306a36Sopenharmony_ci /* Other */ 4962306a36Sopenharmony_ci enum dw_edma_map_format mf; 5062306a36Sopenharmony_ci u8 irqs; 5162306a36Sopenharmony_ci u16 wr_ch_cnt; 5262306a36Sopenharmony_ci u16 rd_ch_cnt; 5362306a36Sopenharmony_ci}; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic const struct dw_edma_pcie_data snps_edda_data = { 5662306a36Sopenharmony_ci /* eDMA registers location */ 5762306a36Sopenharmony_ci .rg.bar = BAR_0, 5862306a36Sopenharmony_ci .rg.off = 0x00001000, /* 4 Kbytes */ 5962306a36Sopenharmony_ci .rg.sz = 0x00002000, /* 8 Kbytes */ 6062306a36Sopenharmony_ci /* eDMA memory linked list location */ 6162306a36Sopenharmony_ci .ll_wr = { 6262306a36Sopenharmony_ci /* Channel 0 - BAR 2, offset 0 Mbytes, size 2 Kbytes */ 6362306a36Sopenharmony_ci DW_BLOCK(BAR_2, 0x00000000, 0x00000800) 6462306a36Sopenharmony_ci /* Channel 1 - BAR 2, offset 2 Mbytes, size 2 Kbytes */ 6562306a36Sopenharmony_ci DW_BLOCK(BAR_2, 0x00200000, 0x00000800) 6662306a36Sopenharmony_ci }, 6762306a36Sopenharmony_ci .ll_rd = { 6862306a36Sopenharmony_ci /* Channel 0 - BAR 2, offset 4 Mbytes, size 2 Kbytes */ 6962306a36Sopenharmony_ci DW_BLOCK(BAR_2, 0x00400000, 0x00000800) 7062306a36Sopenharmony_ci /* Channel 1 - BAR 2, offset 6 Mbytes, size 2 Kbytes */ 7162306a36Sopenharmony_ci DW_BLOCK(BAR_2, 0x00600000, 0x00000800) 7262306a36Sopenharmony_ci }, 7362306a36Sopenharmony_ci /* eDMA memory data location */ 7462306a36Sopenharmony_ci .dt_wr = { 7562306a36Sopenharmony_ci /* Channel 0 - BAR 2, offset 8 Mbytes, size 2 Kbytes */ 7662306a36Sopenharmony_ci DW_BLOCK(BAR_2, 0x00800000, 0x00000800) 7762306a36Sopenharmony_ci /* Channel 1 - BAR 2, offset 9 Mbytes, size 2 Kbytes */ 7862306a36Sopenharmony_ci DW_BLOCK(BAR_2, 0x00900000, 0x00000800) 7962306a36Sopenharmony_ci }, 8062306a36Sopenharmony_ci .dt_rd = { 8162306a36Sopenharmony_ci /* Channel 0 - BAR 2, offset 10 Mbytes, size 2 Kbytes */ 8262306a36Sopenharmony_ci DW_BLOCK(BAR_2, 0x00a00000, 0x00000800) 8362306a36Sopenharmony_ci /* Channel 1 - BAR 2, offset 11 Mbytes, size 2 Kbytes */ 8462306a36Sopenharmony_ci DW_BLOCK(BAR_2, 0x00b00000, 0x00000800) 8562306a36Sopenharmony_ci }, 8662306a36Sopenharmony_ci /* Other */ 8762306a36Sopenharmony_ci .mf = EDMA_MF_EDMA_UNROLL, 8862306a36Sopenharmony_ci .irqs = 1, 8962306a36Sopenharmony_ci .wr_ch_cnt = 2, 9062306a36Sopenharmony_ci .rd_ch_cnt = 2, 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic int dw_edma_pcie_irq_vector(struct device *dev, unsigned int nr) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci return pci_irq_vector(to_pci_dev(dev), nr); 9662306a36Sopenharmony_ci} 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic u64 dw_edma_pcie_address(struct device *dev, phys_addr_t cpu_addr) 9962306a36Sopenharmony_ci{ 10062306a36Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(dev); 10162306a36Sopenharmony_ci struct pci_bus_region region; 10262306a36Sopenharmony_ci struct resource res = { 10362306a36Sopenharmony_ci .flags = IORESOURCE_MEM, 10462306a36Sopenharmony_ci .start = cpu_addr, 10562306a36Sopenharmony_ci .end = cpu_addr, 10662306a36Sopenharmony_ci }; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_ci pcibios_resource_to_bus(pdev->bus, ®ion, &res); 10962306a36Sopenharmony_ci return region.start; 11062306a36Sopenharmony_ci} 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic const struct dw_edma_plat_ops dw_edma_pcie_plat_ops = { 11362306a36Sopenharmony_ci .irq_vector = dw_edma_pcie_irq_vector, 11462306a36Sopenharmony_ci .pci_address = dw_edma_pcie_address, 11562306a36Sopenharmony_ci}; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic void dw_edma_pcie_get_vsec_dma_data(struct pci_dev *pdev, 11862306a36Sopenharmony_ci struct dw_edma_pcie_data *pdata) 11962306a36Sopenharmony_ci{ 12062306a36Sopenharmony_ci u32 val, map; 12162306a36Sopenharmony_ci u16 vsec; 12262306a36Sopenharmony_ci u64 off; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci vsec = pci_find_vsec_capability(pdev, PCI_VENDOR_ID_SYNOPSYS, 12562306a36Sopenharmony_ci DW_PCIE_VSEC_DMA_ID); 12662306a36Sopenharmony_ci if (!vsec) 12762306a36Sopenharmony_ci return; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci pci_read_config_dword(pdev, vsec + PCI_VNDR_HEADER, &val); 13062306a36Sopenharmony_ci if (PCI_VNDR_HEADER_REV(val) != 0x00 || 13162306a36Sopenharmony_ci PCI_VNDR_HEADER_LEN(val) != 0x18) 13262306a36Sopenharmony_ci return; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci pci_dbg(pdev, "Detected PCIe Vendor-Specific Extended Capability DMA\n"); 13562306a36Sopenharmony_ci pci_read_config_dword(pdev, vsec + 0x8, &val); 13662306a36Sopenharmony_ci map = FIELD_GET(DW_PCIE_VSEC_DMA_MAP, val); 13762306a36Sopenharmony_ci if (map != EDMA_MF_EDMA_LEGACY && 13862306a36Sopenharmony_ci map != EDMA_MF_EDMA_UNROLL && 13962306a36Sopenharmony_ci map != EDMA_MF_HDMA_COMPAT) 14062306a36Sopenharmony_ci return; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci pdata->mf = map; 14362306a36Sopenharmony_ci pdata->rg.bar = FIELD_GET(DW_PCIE_VSEC_DMA_BAR, val); 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci pci_read_config_dword(pdev, vsec + 0xc, &val); 14662306a36Sopenharmony_ci pdata->wr_ch_cnt = min_t(u16, pdata->wr_ch_cnt, 14762306a36Sopenharmony_ci FIELD_GET(DW_PCIE_VSEC_DMA_WR_CH, val)); 14862306a36Sopenharmony_ci pdata->rd_ch_cnt = min_t(u16, pdata->rd_ch_cnt, 14962306a36Sopenharmony_ci FIELD_GET(DW_PCIE_VSEC_DMA_RD_CH, val)); 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci pci_read_config_dword(pdev, vsec + 0x14, &val); 15262306a36Sopenharmony_ci off = val; 15362306a36Sopenharmony_ci pci_read_config_dword(pdev, vsec + 0x10, &val); 15462306a36Sopenharmony_ci off <<= 32; 15562306a36Sopenharmony_ci off |= val; 15662306a36Sopenharmony_ci pdata->rg.off = off; 15762306a36Sopenharmony_ci} 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_cistatic int dw_edma_pcie_probe(struct pci_dev *pdev, 16062306a36Sopenharmony_ci const struct pci_device_id *pid) 16162306a36Sopenharmony_ci{ 16262306a36Sopenharmony_ci struct dw_edma_pcie_data *pdata = (void *)pid->driver_data; 16362306a36Sopenharmony_ci struct dw_edma_pcie_data vsec_data; 16462306a36Sopenharmony_ci struct device *dev = &pdev->dev; 16562306a36Sopenharmony_ci struct dw_edma_chip *chip; 16662306a36Sopenharmony_ci int err, nr_irqs; 16762306a36Sopenharmony_ci int i, mask; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci /* Enable PCI device */ 17062306a36Sopenharmony_ci err = pcim_enable_device(pdev); 17162306a36Sopenharmony_ci if (err) { 17262306a36Sopenharmony_ci pci_err(pdev, "enabling device failed\n"); 17362306a36Sopenharmony_ci return err; 17462306a36Sopenharmony_ci } 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci memcpy(&vsec_data, pdata, sizeof(struct dw_edma_pcie_data)); 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci /* 17962306a36Sopenharmony_ci * Tries to find if exists a PCIe Vendor-Specific Extended Capability 18062306a36Sopenharmony_ci * for the DMA, if one exists, then reconfigures it. 18162306a36Sopenharmony_ci */ 18262306a36Sopenharmony_ci dw_edma_pcie_get_vsec_dma_data(pdev, &vsec_data); 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci /* Mapping PCI BAR regions */ 18562306a36Sopenharmony_ci mask = BIT(vsec_data.rg.bar); 18662306a36Sopenharmony_ci for (i = 0; i < vsec_data.wr_ch_cnt; i++) { 18762306a36Sopenharmony_ci mask |= BIT(vsec_data.ll_wr[i].bar); 18862306a36Sopenharmony_ci mask |= BIT(vsec_data.dt_wr[i].bar); 18962306a36Sopenharmony_ci } 19062306a36Sopenharmony_ci for (i = 0; i < vsec_data.rd_ch_cnt; i++) { 19162306a36Sopenharmony_ci mask |= BIT(vsec_data.ll_rd[i].bar); 19262306a36Sopenharmony_ci mask |= BIT(vsec_data.dt_rd[i].bar); 19362306a36Sopenharmony_ci } 19462306a36Sopenharmony_ci err = pcim_iomap_regions(pdev, mask, pci_name(pdev)); 19562306a36Sopenharmony_ci if (err) { 19662306a36Sopenharmony_ci pci_err(pdev, "eDMA BAR I/O remapping failed\n"); 19762306a36Sopenharmony_ci return err; 19862306a36Sopenharmony_ci } 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci pci_set_master(pdev); 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci /* DMA configuration */ 20362306a36Sopenharmony_ci err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 20462306a36Sopenharmony_ci if (err) { 20562306a36Sopenharmony_ci pci_err(pdev, "DMA mask 64 set failed\n"); 20662306a36Sopenharmony_ci return err; 20762306a36Sopenharmony_ci } 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci /* Data structure allocation */ 21062306a36Sopenharmony_ci chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL); 21162306a36Sopenharmony_ci if (!chip) 21262306a36Sopenharmony_ci return -ENOMEM; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci /* IRQs allocation */ 21562306a36Sopenharmony_ci nr_irqs = pci_alloc_irq_vectors(pdev, 1, vsec_data.irqs, 21662306a36Sopenharmony_ci PCI_IRQ_MSI | PCI_IRQ_MSIX); 21762306a36Sopenharmony_ci if (nr_irqs < 1) { 21862306a36Sopenharmony_ci pci_err(pdev, "fail to alloc IRQ vector (number of IRQs=%u)\n", 21962306a36Sopenharmony_ci nr_irqs); 22062306a36Sopenharmony_ci return -EPERM; 22162306a36Sopenharmony_ci } 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci /* Data structure initialization */ 22462306a36Sopenharmony_ci chip->dev = dev; 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci chip->mf = vsec_data.mf; 22762306a36Sopenharmony_ci chip->nr_irqs = nr_irqs; 22862306a36Sopenharmony_ci chip->ops = &dw_edma_pcie_plat_ops; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci chip->ll_wr_cnt = vsec_data.wr_ch_cnt; 23162306a36Sopenharmony_ci chip->ll_rd_cnt = vsec_data.rd_ch_cnt; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci chip->reg_base = pcim_iomap_table(pdev)[vsec_data.rg.bar]; 23462306a36Sopenharmony_ci if (!chip->reg_base) 23562306a36Sopenharmony_ci return -ENOMEM; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci for (i = 0; i < chip->ll_wr_cnt; i++) { 23862306a36Sopenharmony_ci struct dw_edma_region *ll_region = &chip->ll_region_wr[i]; 23962306a36Sopenharmony_ci struct dw_edma_region *dt_region = &chip->dt_region_wr[i]; 24062306a36Sopenharmony_ci struct dw_edma_block *ll_block = &vsec_data.ll_wr[i]; 24162306a36Sopenharmony_ci struct dw_edma_block *dt_block = &vsec_data.dt_wr[i]; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci ll_region->vaddr.io = pcim_iomap_table(pdev)[ll_block->bar]; 24462306a36Sopenharmony_ci if (!ll_region->vaddr.io) 24562306a36Sopenharmony_ci return -ENOMEM; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci ll_region->vaddr.io += ll_block->off; 24862306a36Sopenharmony_ci ll_region->paddr = pci_bus_address(pdev, ll_block->bar); 24962306a36Sopenharmony_ci ll_region->paddr += ll_block->off; 25062306a36Sopenharmony_ci ll_region->sz = ll_block->sz; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci dt_region->vaddr.io = pcim_iomap_table(pdev)[dt_block->bar]; 25362306a36Sopenharmony_ci if (!dt_region->vaddr.io) 25462306a36Sopenharmony_ci return -ENOMEM; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci dt_region->vaddr.io += dt_block->off; 25762306a36Sopenharmony_ci dt_region->paddr = pci_bus_address(pdev, dt_block->bar); 25862306a36Sopenharmony_ci dt_region->paddr += dt_block->off; 25962306a36Sopenharmony_ci dt_region->sz = dt_block->sz; 26062306a36Sopenharmony_ci } 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci for (i = 0; i < chip->ll_rd_cnt; i++) { 26362306a36Sopenharmony_ci struct dw_edma_region *ll_region = &chip->ll_region_rd[i]; 26462306a36Sopenharmony_ci struct dw_edma_region *dt_region = &chip->dt_region_rd[i]; 26562306a36Sopenharmony_ci struct dw_edma_block *ll_block = &vsec_data.ll_rd[i]; 26662306a36Sopenharmony_ci struct dw_edma_block *dt_block = &vsec_data.dt_rd[i]; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci ll_region->vaddr.io = pcim_iomap_table(pdev)[ll_block->bar]; 26962306a36Sopenharmony_ci if (!ll_region->vaddr.io) 27062306a36Sopenharmony_ci return -ENOMEM; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci ll_region->vaddr.io += ll_block->off; 27362306a36Sopenharmony_ci ll_region->paddr = pci_bus_address(pdev, ll_block->bar); 27462306a36Sopenharmony_ci ll_region->paddr += ll_block->off; 27562306a36Sopenharmony_ci ll_region->sz = ll_block->sz; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci dt_region->vaddr.io = pcim_iomap_table(pdev)[dt_block->bar]; 27862306a36Sopenharmony_ci if (!dt_region->vaddr.io) 27962306a36Sopenharmony_ci return -ENOMEM; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci dt_region->vaddr.io += dt_block->off; 28262306a36Sopenharmony_ci dt_region->paddr = pci_bus_address(pdev, dt_block->bar); 28362306a36Sopenharmony_ci dt_region->paddr += dt_block->off; 28462306a36Sopenharmony_ci dt_region->sz = dt_block->sz; 28562306a36Sopenharmony_ci } 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci /* Debug info */ 28862306a36Sopenharmony_ci if (chip->mf == EDMA_MF_EDMA_LEGACY) 28962306a36Sopenharmony_ci pci_dbg(pdev, "Version:\teDMA Port Logic (0x%x)\n", chip->mf); 29062306a36Sopenharmony_ci else if (chip->mf == EDMA_MF_EDMA_UNROLL) 29162306a36Sopenharmony_ci pci_dbg(pdev, "Version:\teDMA Unroll (0x%x)\n", chip->mf); 29262306a36Sopenharmony_ci else if (chip->mf == EDMA_MF_HDMA_COMPAT) 29362306a36Sopenharmony_ci pci_dbg(pdev, "Version:\tHDMA Compatible (0x%x)\n", chip->mf); 29462306a36Sopenharmony_ci else 29562306a36Sopenharmony_ci pci_dbg(pdev, "Version:\tUnknown (0x%x)\n", chip->mf); 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci pci_dbg(pdev, "Registers:\tBAR=%u, off=0x%.8lx, sz=0x%zx bytes, addr(v=%p)\n", 29862306a36Sopenharmony_ci vsec_data.rg.bar, vsec_data.rg.off, vsec_data.rg.sz, 29962306a36Sopenharmony_ci chip->reg_base); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci for (i = 0; i < chip->ll_wr_cnt; i++) { 30362306a36Sopenharmony_ci pci_dbg(pdev, "L. List:\tWRITE CH%.2u, BAR=%u, off=0x%.8lx, sz=0x%zx bytes, addr(v=%p, p=%pa)\n", 30462306a36Sopenharmony_ci i, vsec_data.ll_wr[i].bar, 30562306a36Sopenharmony_ci vsec_data.ll_wr[i].off, chip->ll_region_wr[i].sz, 30662306a36Sopenharmony_ci chip->ll_region_wr[i].vaddr.io, &chip->ll_region_wr[i].paddr); 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci pci_dbg(pdev, "Data:\tWRITE CH%.2u, BAR=%u, off=0x%.8lx, sz=0x%zx bytes, addr(v=%p, p=%pa)\n", 30962306a36Sopenharmony_ci i, vsec_data.dt_wr[i].bar, 31062306a36Sopenharmony_ci vsec_data.dt_wr[i].off, chip->dt_region_wr[i].sz, 31162306a36Sopenharmony_ci chip->dt_region_wr[i].vaddr.io, &chip->dt_region_wr[i].paddr); 31262306a36Sopenharmony_ci } 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci for (i = 0; i < chip->ll_rd_cnt; i++) { 31562306a36Sopenharmony_ci pci_dbg(pdev, "L. List:\tREAD CH%.2u, BAR=%u, off=0x%.8lx, sz=0x%zx bytes, addr(v=%p, p=%pa)\n", 31662306a36Sopenharmony_ci i, vsec_data.ll_rd[i].bar, 31762306a36Sopenharmony_ci vsec_data.ll_rd[i].off, chip->ll_region_rd[i].sz, 31862306a36Sopenharmony_ci chip->ll_region_rd[i].vaddr.io, &chip->ll_region_rd[i].paddr); 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci pci_dbg(pdev, "Data:\tREAD CH%.2u, BAR=%u, off=0x%.8lx, sz=0x%zx bytes, addr(v=%p, p=%pa)\n", 32162306a36Sopenharmony_ci i, vsec_data.dt_rd[i].bar, 32262306a36Sopenharmony_ci vsec_data.dt_rd[i].off, chip->dt_region_rd[i].sz, 32362306a36Sopenharmony_ci chip->dt_region_rd[i].vaddr.io, &chip->dt_region_rd[i].paddr); 32462306a36Sopenharmony_ci } 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci pci_dbg(pdev, "Nr. IRQs:\t%u\n", chip->nr_irqs); 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci /* Validating if PCI interrupts were enabled */ 32962306a36Sopenharmony_ci if (!pci_dev_msi_enabled(pdev)) { 33062306a36Sopenharmony_ci pci_err(pdev, "enable interrupt failed\n"); 33162306a36Sopenharmony_ci return -EPERM; 33262306a36Sopenharmony_ci } 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci /* Starting eDMA driver */ 33562306a36Sopenharmony_ci err = dw_edma_probe(chip); 33662306a36Sopenharmony_ci if (err) { 33762306a36Sopenharmony_ci pci_err(pdev, "eDMA probe failed\n"); 33862306a36Sopenharmony_ci return err; 33962306a36Sopenharmony_ci } 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci /* Saving data structure reference */ 34262306a36Sopenharmony_ci pci_set_drvdata(pdev, chip); 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci return 0; 34562306a36Sopenharmony_ci} 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_cistatic void dw_edma_pcie_remove(struct pci_dev *pdev) 34862306a36Sopenharmony_ci{ 34962306a36Sopenharmony_ci struct dw_edma_chip *chip = pci_get_drvdata(pdev); 35062306a36Sopenharmony_ci int err; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci /* Stopping eDMA driver */ 35362306a36Sopenharmony_ci err = dw_edma_remove(chip); 35462306a36Sopenharmony_ci if (err) 35562306a36Sopenharmony_ci pci_warn(pdev, "can't remove device properly: %d\n", err); 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci /* Freeing IRQs */ 35862306a36Sopenharmony_ci pci_free_irq_vectors(pdev); 35962306a36Sopenharmony_ci} 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_cistatic const struct pci_device_id dw_edma_pcie_id_table[] = { 36262306a36Sopenharmony_ci { PCI_DEVICE_DATA(SYNOPSYS, EDDA, &snps_edda_data) }, 36362306a36Sopenharmony_ci { } 36462306a36Sopenharmony_ci}; 36562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(pci, dw_edma_pcie_id_table); 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_cistatic struct pci_driver dw_edma_pcie_driver = { 36862306a36Sopenharmony_ci .name = "dw-edma-pcie", 36962306a36Sopenharmony_ci .id_table = dw_edma_pcie_id_table, 37062306a36Sopenharmony_ci .probe = dw_edma_pcie_probe, 37162306a36Sopenharmony_ci .remove = dw_edma_pcie_remove, 37262306a36Sopenharmony_ci}; 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_cimodule_pci_driver(dw_edma_pcie_driver); 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 37762306a36Sopenharmony_ciMODULE_DESCRIPTION("Synopsys DesignWare eDMA PCIe driver"); 37862306a36Sopenharmony_ciMODULE_AUTHOR("Gustavo Pimentel <gustavo.pimentel@synopsys.com>"); 379