162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* Copyright(c) 2020 Intel Corporation. All rights reserved. */ 362306a36Sopenharmony_ci#include <linux/io-64-nonatomic-lo-hi.h> 462306a36Sopenharmony_ci#include <linux/moduleparam.h> 562306a36Sopenharmony_ci#include <linux/module.h> 662306a36Sopenharmony_ci#include <linux/delay.h> 762306a36Sopenharmony_ci#include <linux/sizes.h> 862306a36Sopenharmony_ci#include <linux/mutex.h> 962306a36Sopenharmony_ci#include <linux/list.h> 1062306a36Sopenharmony_ci#include <linux/pci.h> 1162306a36Sopenharmony_ci#include <linux/aer.h> 1262306a36Sopenharmony_ci#include <linux/io.h> 1362306a36Sopenharmony_ci#include "cxlmem.h" 1462306a36Sopenharmony_ci#include "cxlpci.h" 1562306a36Sopenharmony_ci#include "cxl.h" 1662306a36Sopenharmony_ci#include "pmu.h" 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/** 1962306a36Sopenharmony_ci * DOC: cxl pci 2062306a36Sopenharmony_ci * 2162306a36Sopenharmony_ci * This implements the PCI exclusive functionality for a CXL device as it is 2262306a36Sopenharmony_ci * defined by the Compute Express Link specification. CXL devices may surface 2362306a36Sopenharmony_ci * certain functionality even if it isn't CXL enabled. While this driver is 2462306a36Sopenharmony_ci * focused around the PCI specific aspects of a CXL device, it binds to the 2562306a36Sopenharmony_ci * specific CXL memory device class code, and therefore the implementation of 2662306a36Sopenharmony_ci * cxl_pci is focused around CXL memory devices. 2762306a36Sopenharmony_ci * 2862306a36Sopenharmony_ci * The driver has several responsibilities, mainly: 2962306a36Sopenharmony_ci * - Create the memX device and register on the CXL bus. 3062306a36Sopenharmony_ci * - Enumerate device's register interface and map them. 3162306a36Sopenharmony_ci * - Registers nvdimm bridge device with cxl_core. 3262306a36Sopenharmony_ci * - Registers a CXL mailbox with cxl_core. 3362306a36Sopenharmony_ci */ 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define cxl_doorbell_busy(cxlds) \ 3662306a36Sopenharmony_ci (readl((cxlds)->regs.mbox + CXLDEV_MBOX_CTRL_OFFSET) & \ 3762306a36Sopenharmony_ci CXLDEV_MBOX_CTRL_DOORBELL) 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci/* CXL 2.0 - 8.2.8.4 */ 4062306a36Sopenharmony_ci#define CXL_MAILBOX_TIMEOUT_MS (2 * HZ) 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci/* 4362306a36Sopenharmony_ci * CXL 2.0 ECN "Add Mailbox Ready Time" defines a capability field to 4462306a36Sopenharmony_ci * dictate how long to wait for the mailbox to become ready. The new 4562306a36Sopenharmony_ci * field allows the device to tell software the amount of time to wait 4662306a36Sopenharmony_ci * before mailbox ready. This field per the spec theoretically allows 4762306a36Sopenharmony_ci * for up to 255 seconds. 255 seconds is unreasonably long, its longer 4862306a36Sopenharmony_ci * than the maximum SATA port link recovery wait. Default to 60 seconds 4962306a36Sopenharmony_ci * until someone builds a CXL device that needs more time in practice. 5062306a36Sopenharmony_ci */ 5162306a36Sopenharmony_cistatic unsigned short mbox_ready_timeout = 60; 5262306a36Sopenharmony_cimodule_param(mbox_ready_timeout, ushort, 0644); 5362306a36Sopenharmony_ciMODULE_PARM_DESC(mbox_ready_timeout, "seconds to wait for mailbox ready"); 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic int cxl_pci_mbox_wait_for_doorbell(struct cxl_dev_state *cxlds) 5662306a36Sopenharmony_ci{ 5762306a36Sopenharmony_ci const unsigned long start = jiffies; 5862306a36Sopenharmony_ci unsigned long end = start; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci while (cxl_doorbell_busy(cxlds)) { 6162306a36Sopenharmony_ci end = jiffies; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci if (time_after(end, start + CXL_MAILBOX_TIMEOUT_MS)) { 6462306a36Sopenharmony_ci /* Check again in case preempted before timeout test */ 6562306a36Sopenharmony_ci if (!cxl_doorbell_busy(cxlds)) 6662306a36Sopenharmony_ci break; 6762306a36Sopenharmony_ci return -ETIMEDOUT; 6862306a36Sopenharmony_ci } 6962306a36Sopenharmony_ci cpu_relax(); 7062306a36Sopenharmony_ci } 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci dev_dbg(cxlds->dev, "Doorbell wait took %dms", 7362306a36Sopenharmony_ci jiffies_to_msecs(end) - jiffies_to_msecs(start)); 7462306a36Sopenharmony_ci return 0; 7562306a36Sopenharmony_ci} 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci#define cxl_err(dev, status, msg) \ 7862306a36Sopenharmony_ci dev_err_ratelimited(dev, msg ", device state %s%s\n", \ 7962306a36Sopenharmony_ci status & CXLMDEV_DEV_FATAL ? " fatal" : "", \ 8062306a36Sopenharmony_ci status & CXLMDEV_FW_HALT ? " firmware-halt" : "") 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci#define cxl_cmd_err(dev, cmd, status, msg) \ 8362306a36Sopenharmony_ci dev_err_ratelimited(dev, msg " (opcode: %#x), device state %s%s\n", \ 8462306a36Sopenharmony_ci (cmd)->opcode, \ 8562306a36Sopenharmony_ci status & CXLMDEV_DEV_FATAL ? " fatal" : "", \ 8662306a36Sopenharmony_ci status & CXLMDEV_FW_HALT ? " firmware-halt" : "") 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_cistruct cxl_dev_id { 8962306a36Sopenharmony_ci struct cxl_dev_state *cxlds; 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic int cxl_request_irq(struct cxl_dev_state *cxlds, int irq, 9362306a36Sopenharmony_ci irq_handler_t handler, irq_handler_t thread_fn) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci struct device *dev = cxlds->dev; 9662306a36Sopenharmony_ci struct cxl_dev_id *dev_id; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci /* dev_id must be globally unique and must contain the cxlds */ 9962306a36Sopenharmony_ci dev_id = devm_kzalloc(dev, sizeof(*dev_id), GFP_KERNEL); 10062306a36Sopenharmony_ci if (!dev_id) 10162306a36Sopenharmony_ci return -ENOMEM; 10262306a36Sopenharmony_ci dev_id->cxlds = cxlds; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci return devm_request_threaded_irq(dev, irq, handler, thread_fn, 10562306a36Sopenharmony_ci IRQF_SHARED | IRQF_ONESHOT, 10662306a36Sopenharmony_ci NULL, dev_id); 10762306a36Sopenharmony_ci} 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic bool cxl_mbox_background_complete(struct cxl_dev_state *cxlds) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci u64 reg; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci reg = readq(cxlds->regs.mbox + CXLDEV_MBOX_BG_CMD_STATUS_OFFSET); 11462306a36Sopenharmony_ci return FIELD_GET(CXLDEV_MBOX_BG_CMD_COMMAND_PCT_MASK, reg) == 100; 11562306a36Sopenharmony_ci} 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_cistatic irqreturn_t cxl_pci_mbox_irq(int irq, void *id) 11862306a36Sopenharmony_ci{ 11962306a36Sopenharmony_ci u64 reg; 12062306a36Sopenharmony_ci u16 opcode; 12162306a36Sopenharmony_ci struct cxl_dev_id *dev_id = id; 12262306a36Sopenharmony_ci struct cxl_dev_state *cxlds = dev_id->cxlds; 12362306a36Sopenharmony_ci struct cxl_memdev_state *mds = to_cxl_memdev_state(cxlds); 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci if (!cxl_mbox_background_complete(cxlds)) 12662306a36Sopenharmony_ci return IRQ_NONE; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci reg = readq(cxlds->regs.mbox + CXLDEV_MBOX_BG_CMD_STATUS_OFFSET); 12962306a36Sopenharmony_ci opcode = FIELD_GET(CXLDEV_MBOX_BG_CMD_COMMAND_OPCODE_MASK, reg); 13062306a36Sopenharmony_ci if (opcode == CXL_MBOX_OP_SANITIZE) { 13162306a36Sopenharmony_ci mutex_lock(&mds->mbox_mutex); 13262306a36Sopenharmony_ci if (mds->security.sanitize_node) 13362306a36Sopenharmony_ci mod_delayed_work(system_wq, &mds->security.poll_dwork, 0); 13462306a36Sopenharmony_ci mutex_unlock(&mds->mbox_mutex); 13562306a36Sopenharmony_ci } else { 13662306a36Sopenharmony_ci /* short-circuit the wait in __cxl_pci_mbox_send_cmd() */ 13762306a36Sopenharmony_ci rcuwait_wake_up(&mds->mbox_wait); 13862306a36Sopenharmony_ci } 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci return IRQ_HANDLED; 14162306a36Sopenharmony_ci} 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci/* 14462306a36Sopenharmony_ci * Sanitization operation polling mode. 14562306a36Sopenharmony_ci */ 14662306a36Sopenharmony_cistatic void cxl_mbox_sanitize_work(struct work_struct *work) 14762306a36Sopenharmony_ci{ 14862306a36Sopenharmony_ci struct cxl_memdev_state *mds = 14962306a36Sopenharmony_ci container_of(work, typeof(*mds), security.poll_dwork.work); 15062306a36Sopenharmony_ci struct cxl_dev_state *cxlds = &mds->cxlds; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci mutex_lock(&mds->mbox_mutex); 15362306a36Sopenharmony_ci if (cxl_mbox_background_complete(cxlds)) { 15462306a36Sopenharmony_ci mds->security.poll_tmo_secs = 0; 15562306a36Sopenharmony_ci if (mds->security.sanitize_node) 15662306a36Sopenharmony_ci sysfs_notify_dirent(mds->security.sanitize_node); 15762306a36Sopenharmony_ci mds->security.sanitize_active = false; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci dev_dbg(cxlds->dev, "Sanitization operation ended\n"); 16062306a36Sopenharmony_ci } else { 16162306a36Sopenharmony_ci int timeout = mds->security.poll_tmo_secs + 10; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci mds->security.poll_tmo_secs = min(15 * 60, timeout); 16462306a36Sopenharmony_ci schedule_delayed_work(&mds->security.poll_dwork, timeout * HZ); 16562306a36Sopenharmony_ci } 16662306a36Sopenharmony_ci mutex_unlock(&mds->mbox_mutex); 16762306a36Sopenharmony_ci} 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci/** 17062306a36Sopenharmony_ci * __cxl_pci_mbox_send_cmd() - Execute a mailbox command 17162306a36Sopenharmony_ci * @mds: The memory device driver data 17262306a36Sopenharmony_ci * @mbox_cmd: Command to send to the memory device. 17362306a36Sopenharmony_ci * 17462306a36Sopenharmony_ci * Context: Any context. Expects mbox_mutex to be held. 17562306a36Sopenharmony_ci * Return: -ETIMEDOUT if timeout occurred waiting for completion. 0 on success. 17662306a36Sopenharmony_ci * Caller should check the return code in @mbox_cmd to make sure it 17762306a36Sopenharmony_ci * succeeded. 17862306a36Sopenharmony_ci * 17962306a36Sopenharmony_ci * This is a generic form of the CXL mailbox send command thus only using the 18062306a36Sopenharmony_ci * registers defined by the mailbox capability ID - CXL 2.0 8.2.8.4. Memory 18162306a36Sopenharmony_ci * devices, and perhaps other types of CXL devices may have further information 18262306a36Sopenharmony_ci * available upon error conditions. Driver facilities wishing to send mailbox 18362306a36Sopenharmony_ci * commands should use the wrapper command. 18462306a36Sopenharmony_ci * 18562306a36Sopenharmony_ci * The CXL spec allows for up to two mailboxes. The intention is for the primary 18662306a36Sopenharmony_ci * mailbox to be OS controlled and the secondary mailbox to be used by system 18762306a36Sopenharmony_ci * firmware. This allows the OS and firmware to communicate with the device and 18862306a36Sopenharmony_ci * not need to coordinate with each other. The driver only uses the primary 18962306a36Sopenharmony_ci * mailbox. 19062306a36Sopenharmony_ci */ 19162306a36Sopenharmony_cistatic int __cxl_pci_mbox_send_cmd(struct cxl_memdev_state *mds, 19262306a36Sopenharmony_ci struct cxl_mbox_cmd *mbox_cmd) 19362306a36Sopenharmony_ci{ 19462306a36Sopenharmony_ci struct cxl_dev_state *cxlds = &mds->cxlds; 19562306a36Sopenharmony_ci void __iomem *payload = cxlds->regs.mbox + CXLDEV_MBOX_PAYLOAD_OFFSET; 19662306a36Sopenharmony_ci struct device *dev = cxlds->dev; 19762306a36Sopenharmony_ci u64 cmd_reg, status_reg; 19862306a36Sopenharmony_ci size_t out_len; 19962306a36Sopenharmony_ci int rc; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci lockdep_assert_held(&mds->mbox_mutex); 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci /* 20462306a36Sopenharmony_ci * Here are the steps from 8.2.8.4 of the CXL 2.0 spec. 20562306a36Sopenharmony_ci * 1. Caller reads MB Control Register to verify doorbell is clear 20662306a36Sopenharmony_ci * 2. Caller writes Command Register 20762306a36Sopenharmony_ci * 3. Caller writes Command Payload Registers if input payload is non-empty 20862306a36Sopenharmony_ci * 4. Caller writes MB Control Register to set doorbell 20962306a36Sopenharmony_ci * 5. Caller either polls for doorbell to be clear or waits for interrupt if configured 21062306a36Sopenharmony_ci * 6. Caller reads MB Status Register to fetch Return code 21162306a36Sopenharmony_ci * 7. If command successful, Caller reads Command Register to get Payload Length 21262306a36Sopenharmony_ci * 8. If output payload is non-empty, host reads Command Payload Registers 21362306a36Sopenharmony_ci * 21462306a36Sopenharmony_ci * Hardware is free to do whatever it wants before the doorbell is rung, 21562306a36Sopenharmony_ci * and isn't allowed to change anything after it clears the doorbell. As 21662306a36Sopenharmony_ci * such, steps 2 and 3 can happen in any order, and steps 6, 7, 8 can 21762306a36Sopenharmony_ci * also happen in any order (though some orders might not make sense). 21862306a36Sopenharmony_ci */ 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci /* #1 */ 22162306a36Sopenharmony_ci if (cxl_doorbell_busy(cxlds)) { 22262306a36Sopenharmony_ci u64 md_status = 22362306a36Sopenharmony_ci readq(cxlds->regs.memdev + CXLMDEV_STATUS_OFFSET); 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci cxl_cmd_err(cxlds->dev, mbox_cmd, md_status, 22662306a36Sopenharmony_ci "mailbox queue busy"); 22762306a36Sopenharmony_ci return -EBUSY; 22862306a36Sopenharmony_ci } 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci /* 23162306a36Sopenharmony_ci * With sanitize polling, hardware might be done and the poller still 23262306a36Sopenharmony_ci * not be in sync. Ensure no new command comes in until so. Keep the 23362306a36Sopenharmony_ci * hardware semantics and only allow device health status. 23462306a36Sopenharmony_ci */ 23562306a36Sopenharmony_ci if (mds->security.poll_tmo_secs > 0) { 23662306a36Sopenharmony_ci if (mbox_cmd->opcode != CXL_MBOX_OP_GET_HEALTH_INFO) 23762306a36Sopenharmony_ci return -EBUSY; 23862306a36Sopenharmony_ci } 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci cmd_reg = FIELD_PREP(CXLDEV_MBOX_CMD_COMMAND_OPCODE_MASK, 24162306a36Sopenharmony_ci mbox_cmd->opcode); 24262306a36Sopenharmony_ci if (mbox_cmd->size_in) { 24362306a36Sopenharmony_ci if (WARN_ON(!mbox_cmd->payload_in)) 24462306a36Sopenharmony_ci return -EINVAL; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci cmd_reg |= FIELD_PREP(CXLDEV_MBOX_CMD_PAYLOAD_LENGTH_MASK, 24762306a36Sopenharmony_ci mbox_cmd->size_in); 24862306a36Sopenharmony_ci memcpy_toio(payload, mbox_cmd->payload_in, mbox_cmd->size_in); 24962306a36Sopenharmony_ci } 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci /* #2, #3 */ 25262306a36Sopenharmony_ci writeq(cmd_reg, cxlds->regs.mbox + CXLDEV_MBOX_CMD_OFFSET); 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci /* #4 */ 25562306a36Sopenharmony_ci dev_dbg(dev, "Sending command: 0x%04x\n", mbox_cmd->opcode); 25662306a36Sopenharmony_ci writel(CXLDEV_MBOX_CTRL_DOORBELL, 25762306a36Sopenharmony_ci cxlds->regs.mbox + CXLDEV_MBOX_CTRL_OFFSET); 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci /* #5 */ 26062306a36Sopenharmony_ci rc = cxl_pci_mbox_wait_for_doorbell(cxlds); 26162306a36Sopenharmony_ci if (rc == -ETIMEDOUT) { 26262306a36Sopenharmony_ci u64 md_status = readq(cxlds->regs.memdev + CXLMDEV_STATUS_OFFSET); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci cxl_cmd_err(cxlds->dev, mbox_cmd, md_status, "mailbox timeout"); 26562306a36Sopenharmony_ci return rc; 26662306a36Sopenharmony_ci } 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci /* #6 */ 26962306a36Sopenharmony_ci status_reg = readq(cxlds->regs.mbox + CXLDEV_MBOX_STATUS_OFFSET); 27062306a36Sopenharmony_ci mbox_cmd->return_code = 27162306a36Sopenharmony_ci FIELD_GET(CXLDEV_MBOX_STATUS_RET_CODE_MASK, status_reg); 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci /* 27462306a36Sopenharmony_ci * Handle the background command in a synchronous manner. 27562306a36Sopenharmony_ci * 27662306a36Sopenharmony_ci * All other mailbox commands will serialize/queue on the mbox_mutex, 27762306a36Sopenharmony_ci * which we currently hold. Furthermore this also guarantees that 27862306a36Sopenharmony_ci * cxl_mbox_background_complete() checks are safe amongst each other, 27962306a36Sopenharmony_ci * in that no new bg operation can occur in between. 28062306a36Sopenharmony_ci * 28162306a36Sopenharmony_ci * Background operations are timesliced in accordance with the nature 28262306a36Sopenharmony_ci * of the command. In the event of timeout, the mailbox state is 28362306a36Sopenharmony_ci * indeterminate until the next successful command submission and the 28462306a36Sopenharmony_ci * driver can get back in sync with the hardware state. 28562306a36Sopenharmony_ci */ 28662306a36Sopenharmony_ci if (mbox_cmd->return_code == CXL_MBOX_CMD_RC_BACKGROUND) { 28762306a36Sopenharmony_ci u64 bg_status_reg; 28862306a36Sopenharmony_ci int i, timeout; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci /* 29162306a36Sopenharmony_ci * Sanitization is a special case which monopolizes the device 29262306a36Sopenharmony_ci * and cannot be timesliced. Handle asynchronously instead, 29362306a36Sopenharmony_ci * and allow userspace to poll(2) for completion. 29462306a36Sopenharmony_ci */ 29562306a36Sopenharmony_ci if (mbox_cmd->opcode == CXL_MBOX_OP_SANITIZE) { 29662306a36Sopenharmony_ci if (mds->security.sanitize_active) 29762306a36Sopenharmony_ci return -EBUSY; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci /* give first timeout a second */ 30062306a36Sopenharmony_ci timeout = 1; 30162306a36Sopenharmony_ci mds->security.poll_tmo_secs = timeout; 30262306a36Sopenharmony_ci mds->security.sanitize_active = true; 30362306a36Sopenharmony_ci schedule_delayed_work(&mds->security.poll_dwork, 30462306a36Sopenharmony_ci timeout * HZ); 30562306a36Sopenharmony_ci dev_dbg(dev, "Sanitization operation started\n"); 30662306a36Sopenharmony_ci goto success; 30762306a36Sopenharmony_ci } 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci dev_dbg(dev, "Mailbox background operation (0x%04x) started\n", 31062306a36Sopenharmony_ci mbox_cmd->opcode); 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci timeout = mbox_cmd->poll_interval_ms; 31362306a36Sopenharmony_ci for (i = 0; i < mbox_cmd->poll_count; i++) { 31462306a36Sopenharmony_ci if (rcuwait_wait_event_timeout(&mds->mbox_wait, 31562306a36Sopenharmony_ci cxl_mbox_background_complete(cxlds), 31662306a36Sopenharmony_ci TASK_UNINTERRUPTIBLE, 31762306a36Sopenharmony_ci msecs_to_jiffies(timeout)) > 0) 31862306a36Sopenharmony_ci break; 31962306a36Sopenharmony_ci } 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci if (!cxl_mbox_background_complete(cxlds)) { 32262306a36Sopenharmony_ci dev_err(dev, "timeout waiting for background (%d ms)\n", 32362306a36Sopenharmony_ci timeout * mbox_cmd->poll_count); 32462306a36Sopenharmony_ci return -ETIMEDOUT; 32562306a36Sopenharmony_ci } 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci bg_status_reg = readq(cxlds->regs.mbox + 32862306a36Sopenharmony_ci CXLDEV_MBOX_BG_CMD_STATUS_OFFSET); 32962306a36Sopenharmony_ci mbox_cmd->return_code = 33062306a36Sopenharmony_ci FIELD_GET(CXLDEV_MBOX_BG_CMD_COMMAND_RC_MASK, 33162306a36Sopenharmony_ci bg_status_reg); 33262306a36Sopenharmony_ci dev_dbg(dev, 33362306a36Sopenharmony_ci "Mailbox background operation (0x%04x) completed\n", 33462306a36Sopenharmony_ci mbox_cmd->opcode); 33562306a36Sopenharmony_ci } 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci if (mbox_cmd->return_code != CXL_MBOX_CMD_RC_SUCCESS) { 33862306a36Sopenharmony_ci dev_dbg(dev, "Mailbox operation had an error: %s\n", 33962306a36Sopenharmony_ci cxl_mbox_cmd_rc2str(mbox_cmd)); 34062306a36Sopenharmony_ci return 0; /* completed but caller must check return_code */ 34162306a36Sopenharmony_ci } 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_cisuccess: 34462306a36Sopenharmony_ci /* #7 */ 34562306a36Sopenharmony_ci cmd_reg = readq(cxlds->regs.mbox + CXLDEV_MBOX_CMD_OFFSET); 34662306a36Sopenharmony_ci out_len = FIELD_GET(CXLDEV_MBOX_CMD_PAYLOAD_LENGTH_MASK, cmd_reg); 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci /* #8 */ 34962306a36Sopenharmony_ci if (out_len && mbox_cmd->payload_out) { 35062306a36Sopenharmony_ci /* 35162306a36Sopenharmony_ci * Sanitize the copy. If hardware misbehaves, out_len per the 35262306a36Sopenharmony_ci * spec can actually be greater than the max allowed size (21 35362306a36Sopenharmony_ci * bits available but spec defined 1M max). The caller also may 35462306a36Sopenharmony_ci * have requested less data than the hardware supplied even 35562306a36Sopenharmony_ci * within spec. 35662306a36Sopenharmony_ci */ 35762306a36Sopenharmony_ci size_t n; 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci n = min3(mbox_cmd->size_out, mds->payload_size, out_len); 36062306a36Sopenharmony_ci memcpy_fromio(mbox_cmd->payload_out, payload, n); 36162306a36Sopenharmony_ci mbox_cmd->size_out = n; 36262306a36Sopenharmony_ci } else { 36362306a36Sopenharmony_ci mbox_cmd->size_out = 0; 36462306a36Sopenharmony_ci } 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_ci return 0; 36762306a36Sopenharmony_ci} 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_cistatic int cxl_pci_mbox_send(struct cxl_memdev_state *mds, 37062306a36Sopenharmony_ci struct cxl_mbox_cmd *cmd) 37162306a36Sopenharmony_ci{ 37262306a36Sopenharmony_ci int rc; 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci mutex_lock_io(&mds->mbox_mutex); 37562306a36Sopenharmony_ci rc = __cxl_pci_mbox_send_cmd(mds, cmd); 37662306a36Sopenharmony_ci mutex_unlock(&mds->mbox_mutex); 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci return rc; 37962306a36Sopenharmony_ci} 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_cistatic int cxl_pci_setup_mailbox(struct cxl_memdev_state *mds) 38262306a36Sopenharmony_ci{ 38362306a36Sopenharmony_ci struct cxl_dev_state *cxlds = &mds->cxlds; 38462306a36Sopenharmony_ci const int cap = readl(cxlds->regs.mbox + CXLDEV_MBOX_CAPS_OFFSET); 38562306a36Sopenharmony_ci struct device *dev = cxlds->dev; 38662306a36Sopenharmony_ci unsigned long timeout; 38762306a36Sopenharmony_ci int irq, msgnum; 38862306a36Sopenharmony_ci u64 md_status; 38962306a36Sopenharmony_ci u32 ctrl; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_ci timeout = jiffies + mbox_ready_timeout * HZ; 39262306a36Sopenharmony_ci do { 39362306a36Sopenharmony_ci md_status = readq(cxlds->regs.memdev + CXLMDEV_STATUS_OFFSET); 39462306a36Sopenharmony_ci if (md_status & CXLMDEV_MBOX_IF_READY) 39562306a36Sopenharmony_ci break; 39662306a36Sopenharmony_ci if (msleep_interruptible(100)) 39762306a36Sopenharmony_ci break; 39862306a36Sopenharmony_ci } while (!time_after(jiffies, timeout)); 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci if (!(md_status & CXLMDEV_MBOX_IF_READY)) { 40162306a36Sopenharmony_ci cxl_err(dev, md_status, "timeout awaiting mailbox ready"); 40262306a36Sopenharmony_ci return -ETIMEDOUT; 40362306a36Sopenharmony_ci } 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci /* 40662306a36Sopenharmony_ci * A command may be in flight from a previous driver instance, 40762306a36Sopenharmony_ci * think kexec, do one doorbell wait so that 40862306a36Sopenharmony_ci * __cxl_pci_mbox_send_cmd() can assume that it is the only 40962306a36Sopenharmony_ci * source for future doorbell busy events. 41062306a36Sopenharmony_ci */ 41162306a36Sopenharmony_ci if (cxl_pci_mbox_wait_for_doorbell(cxlds) != 0) { 41262306a36Sopenharmony_ci cxl_err(dev, md_status, "timeout awaiting mailbox idle"); 41362306a36Sopenharmony_ci return -ETIMEDOUT; 41462306a36Sopenharmony_ci } 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci mds->mbox_send = cxl_pci_mbox_send; 41762306a36Sopenharmony_ci mds->payload_size = 41862306a36Sopenharmony_ci 1 << FIELD_GET(CXLDEV_MBOX_CAP_PAYLOAD_SIZE_MASK, cap); 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci /* 42162306a36Sopenharmony_ci * CXL 2.0 8.2.8.4.3 Mailbox Capabilities Register 42262306a36Sopenharmony_ci * 42362306a36Sopenharmony_ci * If the size is too small, mandatory commands will not work and so 42462306a36Sopenharmony_ci * there's no point in going forward. If the size is too large, there's 42562306a36Sopenharmony_ci * no harm is soft limiting it. 42662306a36Sopenharmony_ci */ 42762306a36Sopenharmony_ci mds->payload_size = min_t(size_t, mds->payload_size, SZ_1M); 42862306a36Sopenharmony_ci if (mds->payload_size < 256) { 42962306a36Sopenharmony_ci dev_err(dev, "Mailbox is too small (%zub)", 43062306a36Sopenharmony_ci mds->payload_size); 43162306a36Sopenharmony_ci return -ENXIO; 43262306a36Sopenharmony_ci } 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci dev_dbg(dev, "Mailbox payload sized %zu", mds->payload_size); 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci rcuwait_init(&mds->mbox_wait); 43762306a36Sopenharmony_ci INIT_DELAYED_WORK(&mds->security.poll_dwork, cxl_mbox_sanitize_work); 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci /* background command interrupts are optional */ 44062306a36Sopenharmony_ci if (!(cap & CXLDEV_MBOX_CAP_BG_CMD_IRQ)) 44162306a36Sopenharmony_ci return 0; 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci msgnum = FIELD_GET(CXLDEV_MBOX_CAP_IRQ_MSGNUM_MASK, cap); 44462306a36Sopenharmony_ci irq = pci_irq_vector(to_pci_dev(cxlds->dev), msgnum); 44562306a36Sopenharmony_ci if (irq < 0) 44662306a36Sopenharmony_ci return 0; 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci if (cxl_request_irq(cxlds, irq, NULL, cxl_pci_mbox_irq)) 44962306a36Sopenharmony_ci return 0; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ci dev_dbg(cxlds->dev, "Mailbox interrupts enabled\n"); 45262306a36Sopenharmony_ci /* enable background command mbox irq support */ 45362306a36Sopenharmony_ci ctrl = readl(cxlds->regs.mbox + CXLDEV_MBOX_CTRL_OFFSET); 45462306a36Sopenharmony_ci ctrl |= CXLDEV_MBOX_CTRL_BG_CMD_IRQ; 45562306a36Sopenharmony_ci writel(ctrl, cxlds->regs.mbox + CXLDEV_MBOX_CTRL_OFFSET); 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_ci return 0; 45862306a36Sopenharmony_ci} 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci/* 46162306a36Sopenharmony_ci * Assume that any RCIEP that emits the CXL memory expander class code 46262306a36Sopenharmony_ci * is an RCD 46362306a36Sopenharmony_ci */ 46462306a36Sopenharmony_cistatic bool is_cxl_restricted(struct pci_dev *pdev) 46562306a36Sopenharmony_ci{ 46662306a36Sopenharmony_ci return pci_pcie_type(pdev) == PCI_EXP_TYPE_RC_END; 46762306a36Sopenharmony_ci} 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_cistatic int cxl_rcrb_get_comp_regs(struct pci_dev *pdev, 47062306a36Sopenharmony_ci struct cxl_register_map *map) 47162306a36Sopenharmony_ci{ 47262306a36Sopenharmony_ci struct cxl_port *port; 47362306a36Sopenharmony_ci struct cxl_dport *dport; 47462306a36Sopenharmony_ci resource_size_t component_reg_phys; 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci *map = (struct cxl_register_map) { 47762306a36Sopenharmony_ci .host = &pdev->dev, 47862306a36Sopenharmony_ci .resource = CXL_RESOURCE_NONE, 47962306a36Sopenharmony_ci }; 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci port = cxl_pci_find_port(pdev, &dport); 48262306a36Sopenharmony_ci if (!port) 48362306a36Sopenharmony_ci return -EPROBE_DEFER; 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci component_reg_phys = cxl_rcd_component_reg_phys(&pdev->dev, dport); 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_ci put_device(&port->dev); 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci if (component_reg_phys == CXL_RESOURCE_NONE) 49062306a36Sopenharmony_ci return -ENXIO; 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci map->resource = component_reg_phys; 49362306a36Sopenharmony_ci map->reg_type = CXL_REGLOC_RBI_COMPONENT; 49462306a36Sopenharmony_ci map->max_size = CXL_COMPONENT_REG_BLOCK_SIZE; 49562306a36Sopenharmony_ci 49662306a36Sopenharmony_ci return 0; 49762306a36Sopenharmony_ci} 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_cistatic int cxl_pci_setup_regs(struct pci_dev *pdev, enum cxl_regloc_type type, 50062306a36Sopenharmony_ci struct cxl_register_map *map) 50162306a36Sopenharmony_ci{ 50262306a36Sopenharmony_ci int rc; 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci rc = cxl_find_regblock(pdev, type, map); 50562306a36Sopenharmony_ci 50662306a36Sopenharmony_ci /* 50762306a36Sopenharmony_ci * If the Register Locator DVSEC does not exist, check if it 50862306a36Sopenharmony_ci * is an RCH and try to extract the Component Registers from 50962306a36Sopenharmony_ci * an RCRB. 51062306a36Sopenharmony_ci */ 51162306a36Sopenharmony_ci if (rc && type == CXL_REGLOC_RBI_COMPONENT && is_cxl_restricted(pdev)) 51262306a36Sopenharmony_ci rc = cxl_rcrb_get_comp_regs(pdev, map); 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_ci if (rc) 51562306a36Sopenharmony_ci return rc; 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci return cxl_setup_regs(map); 51862306a36Sopenharmony_ci} 51962306a36Sopenharmony_ci 52062306a36Sopenharmony_cistatic int cxl_pci_ras_unmask(struct pci_dev *pdev) 52162306a36Sopenharmony_ci{ 52262306a36Sopenharmony_ci struct cxl_dev_state *cxlds = pci_get_drvdata(pdev); 52362306a36Sopenharmony_ci void __iomem *addr; 52462306a36Sopenharmony_ci u32 orig_val, val, mask; 52562306a36Sopenharmony_ci u16 cap; 52662306a36Sopenharmony_ci int rc; 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci if (!cxlds->regs.ras) { 52962306a36Sopenharmony_ci dev_dbg(&pdev->dev, "No RAS registers.\n"); 53062306a36Sopenharmony_ci return 0; 53162306a36Sopenharmony_ci } 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ci /* BIOS has PCIe AER error control */ 53462306a36Sopenharmony_ci if (!pcie_aer_is_native(pdev)) 53562306a36Sopenharmony_ci return 0; 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_ci rc = pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap); 53862306a36Sopenharmony_ci if (rc) 53962306a36Sopenharmony_ci return rc; 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci if (cap & PCI_EXP_DEVCTL_URRE) { 54262306a36Sopenharmony_ci addr = cxlds->regs.ras + CXL_RAS_UNCORRECTABLE_MASK_OFFSET; 54362306a36Sopenharmony_ci orig_val = readl(addr); 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci mask = CXL_RAS_UNCORRECTABLE_MASK_MASK | 54662306a36Sopenharmony_ci CXL_RAS_UNCORRECTABLE_MASK_F256B_MASK; 54762306a36Sopenharmony_ci val = orig_val & ~mask; 54862306a36Sopenharmony_ci writel(val, addr); 54962306a36Sopenharmony_ci dev_dbg(&pdev->dev, 55062306a36Sopenharmony_ci "Uncorrectable RAS Errors Mask: %#x -> %#x\n", 55162306a36Sopenharmony_ci orig_val, val); 55262306a36Sopenharmony_ci } 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_ci if (cap & PCI_EXP_DEVCTL_CERE) { 55562306a36Sopenharmony_ci addr = cxlds->regs.ras + CXL_RAS_CORRECTABLE_MASK_OFFSET; 55662306a36Sopenharmony_ci orig_val = readl(addr); 55762306a36Sopenharmony_ci val = orig_val & ~CXL_RAS_CORRECTABLE_MASK_MASK; 55862306a36Sopenharmony_ci writel(val, addr); 55962306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Correctable RAS Errors Mask: %#x -> %#x\n", 56062306a36Sopenharmony_ci orig_val, val); 56162306a36Sopenharmony_ci } 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci return 0; 56462306a36Sopenharmony_ci} 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_cistatic void free_event_buf(void *buf) 56762306a36Sopenharmony_ci{ 56862306a36Sopenharmony_ci kvfree(buf); 56962306a36Sopenharmony_ci} 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci/* 57262306a36Sopenharmony_ci * There is a single buffer for reading event logs from the mailbox. All logs 57362306a36Sopenharmony_ci * share this buffer protected by the mds->event_log_lock. 57462306a36Sopenharmony_ci */ 57562306a36Sopenharmony_cistatic int cxl_mem_alloc_event_buf(struct cxl_memdev_state *mds) 57662306a36Sopenharmony_ci{ 57762306a36Sopenharmony_ci struct cxl_get_event_payload *buf; 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_ci buf = kvmalloc(mds->payload_size, GFP_KERNEL); 58062306a36Sopenharmony_ci if (!buf) 58162306a36Sopenharmony_ci return -ENOMEM; 58262306a36Sopenharmony_ci mds->event.buf = buf; 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_ci return devm_add_action_or_reset(mds->cxlds.dev, free_event_buf, buf); 58562306a36Sopenharmony_ci} 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_cistatic int cxl_alloc_irq_vectors(struct pci_dev *pdev) 58862306a36Sopenharmony_ci{ 58962306a36Sopenharmony_ci int nvecs; 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci /* 59262306a36Sopenharmony_ci * Per CXL 3.0 3.1.1 CXL.io Endpoint a function on a CXL device must 59362306a36Sopenharmony_ci * not generate INTx messages if that function participates in 59462306a36Sopenharmony_ci * CXL.cache or CXL.mem. 59562306a36Sopenharmony_ci * 59662306a36Sopenharmony_ci * Additionally pci_alloc_irq_vectors() handles calling 59762306a36Sopenharmony_ci * pci_free_irq_vectors() automatically despite not being called 59862306a36Sopenharmony_ci * pcim_*. See pci_setup_msi_context(). 59962306a36Sopenharmony_ci */ 60062306a36Sopenharmony_ci nvecs = pci_alloc_irq_vectors(pdev, 1, CXL_PCI_DEFAULT_MAX_VECTORS, 60162306a36Sopenharmony_ci PCI_IRQ_MSIX | PCI_IRQ_MSI); 60262306a36Sopenharmony_ci if (nvecs < 1) { 60362306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Failed to alloc irq vectors: %d\n", nvecs); 60462306a36Sopenharmony_ci return -ENXIO; 60562306a36Sopenharmony_ci } 60662306a36Sopenharmony_ci return 0; 60762306a36Sopenharmony_ci} 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_cistatic irqreturn_t cxl_event_thread(int irq, void *id) 61062306a36Sopenharmony_ci{ 61162306a36Sopenharmony_ci struct cxl_dev_id *dev_id = id; 61262306a36Sopenharmony_ci struct cxl_dev_state *cxlds = dev_id->cxlds; 61362306a36Sopenharmony_ci struct cxl_memdev_state *mds = to_cxl_memdev_state(cxlds); 61462306a36Sopenharmony_ci u32 status; 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ci do { 61762306a36Sopenharmony_ci /* 61862306a36Sopenharmony_ci * CXL 3.0 8.2.8.3.1: The lower 32 bits are the status; 61962306a36Sopenharmony_ci * ignore the reserved upper 32 bits 62062306a36Sopenharmony_ci */ 62162306a36Sopenharmony_ci status = readl(cxlds->regs.status + CXLDEV_DEV_EVENT_STATUS_OFFSET); 62262306a36Sopenharmony_ci /* Ignore logs unknown to the driver */ 62362306a36Sopenharmony_ci status &= CXLDEV_EVENT_STATUS_ALL; 62462306a36Sopenharmony_ci if (!status) 62562306a36Sopenharmony_ci break; 62662306a36Sopenharmony_ci cxl_mem_get_event_records(mds, status); 62762306a36Sopenharmony_ci cond_resched(); 62862306a36Sopenharmony_ci } while (status); 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_ci return IRQ_HANDLED; 63162306a36Sopenharmony_ci} 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_cistatic int cxl_event_req_irq(struct cxl_dev_state *cxlds, u8 setting) 63462306a36Sopenharmony_ci{ 63562306a36Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(cxlds->dev); 63662306a36Sopenharmony_ci int irq; 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ci if (FIELD_GET(CXLDEV_EVENT_INT_MODE_MASK, setting) != CXL_INT_MSI_MSIX) 63962306a36Sopenharmony_ci return -ENXIO; 64062306a36Sopenharmony_ci 64162306a36Sopenharmony_ci irq = pci_irq_vector(pdev, 64262306a36Sopenharmony_ci FIELD_GET(CXLDEV_EVENT_INT_MSGNUM_MASK, setting)); 64362306a36Sopenharmony_ci if (irq < 0) 64462306a36Sopenharmony_ci return irq; 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_ci return cxl_request_irq(cxlds, irq, NULL, cxl_event_thread); 64762306a36Sopenharmony_ci} 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_cistatic int cxl_event_get_int_policy(struct cxl_memdev_state *mds, 65062306a36Sopenharmony_ci struct cxl_event_interrupt_policy *policy) 65162306a36Sopenharmony_ci{ 65262306a36Sopenharmony_ci struct cxl_mbox_cmd mbox_cmd = { 65362306a36Sopenharmony_ci .opcode = CXL_MBOX_OP_GET_EVT_INT_POLICY, 65462306a36Sopenharmony_ci .payload_out = policy, 65562306a36Sopenharmony_ci .size_out = sizeof(*policy), 65662306a36Sopenharmony_ci }; 65762306a36Sopenharmony_ci int rc; 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_ci rc = cxl_internal_send_cmd(mds, &mbox_cmd); 66062306a36Sopenharmony_ci if (rc < 0) 66162306a36Sopenharmony_ci dev_err(mds->cxlds.dev, 66262306a36Sopenharmony_ci "Failed to get event interrupt policy : %d", rc); 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci return rc; 66562306a36Sopenharmony_ci} 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_cistatic int cxl_event_config_msgnums(struct cxl_memdev_state *mds, 66862306a36Sopenharmony_ci struct cxl_event_interrupt_policy *policy) 66962306a36Sopenharmony_ci{ 67062306a36Sopenharmony_ci struct cxl_mbox_cmd mbox_cmd; 67162306a36Sopenharmony_ci int rc; 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci *policy = (struct cxl_event_interrupt_policy) { 67462306a36Sopenharmony_ci .info_settings = CXL_INT_MSI_MSIX, 67562306a36Sopenharmony_ci .warn_settings = CXL_INT_MSI_MSIX, 67662306a36Sopenharmony_ci .failure_settings = CXL_INT_MSI_MSIX, 67762306a36Sopenharmony_ci .fatal_settings = CXL_INT_MSI_MSIX, 67862306a36Sopenharmony_ci }; 67962306a36Sopenharmony_ci 68062306a36Sopenharmony_ci mbox_cmd = (struct cxl_mbox_cmd) { 68162306a36Sopenharmony_ci .opcode = CXL_MBOX_OP_SET_EVT_INT_POLICY, 68262306a36Sopenharmony_ci .payload_in = policy, 68362306a36Sopenharmony_ci .size_in = sizeof(*policy), 68462306a36Sopenharmony_ci }; 68562306a36Sopenharmony_ci 68662306a36Sopenharmony_ci rc = cxl_internal_send_cmd(mds, &mbox_cmd); 68762306a36Sopenharmony_ci if (rc < 0) { 68862306a36Sopenharmony_ci dev_err(mds->cxlds.dev, "Failed to set event interrupt policy : %d", 68962306a36Sopenharmony_ci rc); 69062306a36Sopenharmony_ci return rc; 69162306a36Sopenharmony_ci } 69262306a36Sopenharmony_ci 69362306a36Sopenharmony_ci /* Retrieve final interrupt settings */ 69462306a36Sopenharmony_ci return cxl_event_get_int_policy(mds, policy); 69562306a36Sopenharmony_ci} 69662306a36Sopenharmony_ci 69762306a36Sopenharmony_cistatic int cxl_event_irqsetup(struct cxl_memdev_state *mds) 69862306a36Sopenharmony_ci{ 69962306a36Sopenharmony_ci struct cxl_dev_state *cxlds = &mds->cxlds; 70062306a36Sopenharmony_ci struct cxl_event_interrupt_policy policy; 70162306a36Sopenharmony_ci int rc; 70262306a36Sopenharmony_ci 70362306a36Sopenharmony_ci rc = cxl_event_config_msgnums(mds, &policy); 70462306a36Sopenharmony_ci if (rc) 70562306a36Sopenharmony_ci return rc; 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci rc = cxl_event_req_irq(cxlds, policy.info_settings); 70862306a36Sopenharmony_ci if (rc) { 70962306a36Sopenharmony_ci dev_err(cxlds->dev, "Failed to get interrupt for event Info log\n"); 71062306a36Sopenharmony_ci return rc; 71162306a36Sopenharmony_ci } 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci rc = cxl_event_req_irq(cxlds, policy.warn_settings); 71462306a36Sopenharmony_ci if (rc) { 71562306a36Sopenharmony_ci dev_err(cxlds->dev, "Failed to get interrupt for event Warn log\n"); 71662306a36Sopenharmony_ci return rc; 71762306a36Sopenharmony_ci } 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_ci rc = cxl_event_req_irq(cxlds, policy.failure_settings); 72062306a36Sopenharmony_ci if (rc) { 72162306a36Sopenharmony_ci dev_err(cxlds->dev, "Failed to get interrupt for event Failure log\n"); 72262306a36Sopenharmony_ci return rc; 72362306a36Sopenharmony_ci } 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_ci rc = cxl_event_req_irq(cxlds, policy.fatal_settings); 72662306a36Sopenharmony_ci if (rc) { 72762306a36Sopenharmony_ci dev_err(cxlds->dev, "Failed to get interrupt for event Fatal log\n"); 72862306a36Sopenharmony_ci return rc; 72962306a36Sopenharmony_ci } 73062306a36Sopenharmony_ci 73162306a36Sopenharmony_ci return 0; 73262306a36Sopenharmony_ci} 73362306a36Sopenharmony_ci 73462306a36Sopenharmony_cistatic bool cxl_event_int_is_fw(u8 setting) 73562306a36Sopenharmony_ci{ 73662306a36Sopenharmony_ci u8 mode = FIELD_GET(CXLDEV_EVENT_INT_MODE_MASK, setting); 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci return mode == CXL_INT_FW; 73962306a36Sopenharmony_ci} 74062306a36Sopenharmony_ci 74162306a36Sopenharmony_cistatic int cxl_event_config(struct pci_host_bridge *host_bridge, 74262306a36Sopenharmony_ci struct cxl_memdev_state *mds) 74362306a36Sopenharmony_ci{ 74462306a36Sopenharmony_ci struct cxl_event_interrupt_policy policy; 74562306a36Sopenharmony_ci int rc; 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_ci /* 74862306a36Sopenharmony_ci * When BIOS maintains CXL error reporting control, it will process 74962306a36Sopenharmony_ci * event records. Only one agent can do so. 75062306a36Sopenharmony_ci */ 75162306a36Sopenharmony_ci if (!host_bridge->native_cxl_error) 75262306a36Sopenharmony_ci return 0; 75362306a36Sopenharmony_ci 75462306a36Sopenharmony_ci rc = cxl_mem_alloc_event_buf(mds); 75562306a36Sopenharmony_ci if (rc) 75662306a36Sopenharmony_ci return rc; 75762306a36Sopenharmony_ci 75862306a36Sopenharmony_ci rc = cxl_event_get_int_policy(mds, &policy); 75962306a36Sopenharmony_ci if (rc) 76062306a36Sopenharmony_ci return rc; 76162306a36Sopenharmony_ci 76262306a36Sopenharmony_ci if (cxl_event_int_is_fw(policy.info_settings) || 76362306a36Sopenharmony_ci cxl_event_int_is_fw(policy.warn_settings) || 76462306a36Sopenharmony_ci cxl_event_int_is_fw(policy.failure_settings) || 76562306a36Sopenharmony_ci cxl_event_int_is_fw(policy.fatal_settings)) { 76662306a36Sopenharmony_ci dev_err(mds->cxlds.dev, 76762306a36Sopenharmony_ci "FW still in control of Event Logs despite _OSC settings\n"); 76862306a36Sopenharmony_ci return -EBUSY; 76962306a36Sopenharmony_ci } 77062306a36Sopenharmony_ci 77162306a36Sopenharmony_ci rc = cxl_event_irqsetup(mds); 77262306a36Sopenharmony_ci if (rc) 77362306a36Sopenharmony_ci return rc; 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_ci cxl_mem_get_event_records(mds, CXLDEV_EVENT_STATUS_ALL); 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_ci return 0; 77862306a36Sopenharmony_ci} 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_cistatic int cxl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id) 78162306a36Sopenharmony_ci{ 78262306a36Sopenharmony_ci struct pci_host_bridge *host_bridge = pci_find_host_bridge(pdev->bus); 78362306a36Sopenharmony_ci struct cxl_memdev_state *mds; 78462306a36Sopenharmony_ci struct cxl_dev_state *cxlds; 78562306a36Sopenharmony_ci struct cxl_register_map map; 78662306a36Sopenharmony_ci struct cxl_memdev *cxlmd; 78762306a36Sopenharmony_ci int i, rc, pmu_count; 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_ci /* 79062306a36Sopenharmony_ci * Double check the anonymous union trickery in struct cxl_regs 79162306a36Sopenharmony_ci * FIXME switch to struct_group() 79262306a36Sopenharmony_ci */ 79362306a36Sopenharmony_ci BUILD_BUG_ON(offsetof(struct cxl_regs, memdev) != 79462306a36Sopenharmony_ci offsetof(struct cxl_regs, device_regs.memdev)); 79562306a36Sopenharmony_ci 79662306a36Sopenharmony_ci rc = pcim_enable_device(pdev); 79762306a36Sopenharmony_ci if (rc) 79862306a36Sopenharmony_ci return rc; 79962306a36Sopenharmony_ci pci_set_master(pdev); 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_ci mds = cxl_memdev_state_create(&pdev->dev); 80262306a36Sopenharmony_ci if (IS_ERR(mds)) 80362306a36Sopenharmony_ci return PTR_ERR(mds); 80462306a36Sopenharmony_ci cxlds = &mds->cxlds; 80562306a36Sopenharmony_ci pci_set_drvdata(pdev, cxlds); 80662306a36Sopenharmony_ci 80762306a36Sopenharmony_ci cxlds->rcd = is_cxl_restricted(pdev); 80862306a36Sopenharmony_ci cxlds->serial = pci_get_dsn(pdev); 80962306a36Sopenharmony_ci cxlds->cxl_dvsec = pci_find_dvsec_capability( 81062306a36Sopenharmony_ci pdev, PCI_DVSEC_VENDOR_ID_CXL, CXL_DVSEC_PCIE_DEVICE); 81162306a36Sopenharmony_ci if (!cxlds->cxl_dvsec) 81262306a36Sopenharmony_ci dev_warn(&pdev->dev, 81362306a36Sopenharmony_ci "Device DVSEC not present, skip CXL.mem init\n"); 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_ci rc = cxl_pci_setup_regs(pdev, CXL_REGLOC_RBI_MEMDEV, &map); 81662306a36Sopenharmony_ci if (rc) 81762306a36Sopenharmony_ci return rc; 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_ci rc = cxl_map_device_regs(&map, &cxlds->regs.device_regs); 82062306a36Sopenharmony_ci if (rc) 82162306a36Sopenharmony_ci return rc; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci /* 82462306a36Sopenharmony_ci * If the component registers can't be found, the cxl_pci driver may 82562306a36Sopenharmony_ci * still be useful for management functions so don't return an error. 82662306a36Sopenharmony_ci */ 82762306a36Sopenharmony_ci cxlds->component_reg_phys = CXL_RESOURCE_NONE; 82862306a36Sopenharmony_ci rc = cxl_pci_setup_regs(pdev, CXL_REGLOC_RBI_COMPONENT, &map); 82962306a36Sopenharmony_ci if (rc) 83062306a36Sopenharmony_ci dev_warn(&pdev->dev, "No component registers (%d)\n", rc); 83162306a36Sopenharmony_ci else if (!map.component_map.ras.valid) 83262306a36Sopenharmony_ci dev_dbg(&pdev->dev, "RAS registers not found\n"); 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_ci cxlds->component_reg_phys = map.resource; 83562306a36Sopenharmony_ci 83662306a36Sopenharmony_ci rc = cxl_map_component_regs(&map, &cxlds->regs.component, 83762306a36Sopenharmony_ci BIT(CXL_CM_CAP_CAP_ID_RAS)); 83862306a36Sopenharmony_ci if (rc) 83962306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Failed to map RAS capability.\n"); 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_ci rc = cxl_await_media_ready(cxlds); 84262306a36Sopenharmony_ci if (rc == 0) 84362306a36Sopenharmony_ci cxlds->media_ready = true; 84462306a36Sopenharmony_ci else 84562306a36Sopenharmony_ci dev_warn(&pdev->dev, "Media not active (%d)\n", rc); 84662306a36Sopenharmony_ci 84762306a36Sopenharmony_ci rc = cxl_alloc_irq_vectors(pdev); 84862306a36Sopenharmony_ci if (rc) 84962306a36Sopenharmony_ci return rc; 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_ci rc = cxl_pci_setup_mailbox(mds); 85262306a36Sopenharmony_ci if (rc) 85362306a36Sopenharmony_ci return rc; 85462306a36Sopenharmony_ci 85562306a36Sopenharmony_ci rc = cxl_enumerate_cmds(mds); 85662306a36Sopenharmony_ci if (rc) 85762306a36Sopenharmony_ci return rc; 85862306a36Sopenharmony_ci 85962306a36Sopenharmony_ci rc = cxl_set_timestamp(mds); 86062306a36Sopenharmony_ci if (rc) 86162306a36Sopenharmony_ci return rc; 86262306a36Sopenharmony_ci 86362306a36Sopenharmony_ci rc = cxl_poison_state_init(mds); 86462306a36Sopenharmony_ci if (rc) 86562306a36Sopenharmony_ci return rc; 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_ci rc = cxl_dev_state_identify(mds); 86862306a36Sopenharmony_ci if (rc) 86962306a36Sopenharmony_ci return rc; 87062306a36Sopenharmony_ci 87162306a36Sopenharmony_ci rc = cxl_mem_create_range_info(mds); 87262306a36Sopenharmony_ci if (rc) 87362306a36Sopenharmony_ci return rc; 87462306a36Sopenharmony_ci 87562306a36Sopenharmony_ci cxlmd = devm_cxl_add_memdev(&pdev->dev, cxlds); 87662306a36Sopenharmony_ci if (IS_ERR(cxlmd)) 87762306a36Sopenharmony_ci return PTR_ERR(cxlmd); 87862306a36Sopenharmony_ci 87962306a36Sopenharmony_ci rc = devm_cxl_setup_fw_upload(&pdev->dev, mds); 88062306a36Sopenharmony_ci if (rc) 88162306a36Sopenharmony_ci return rc; 88262306a36Sopenharmony_ci 88362306a36Sopenharmony_ci rc = devm_cxl_sanitize_setup_notifier(&pdev->dev, cxlmd); 88462306a36Sopenharmony_ci if (rc) 88562306a36Sopenharmony_ci return rc; 88662306a36Sopenharmony_ci 88762306a36Sopenharmony_ci pmu_count = cxl_count_regblock(pdev, CXL_REGLOC_RBI_PMU); 88862306a36Sopenharmony_ci for (i = 0; i < pmu_count; i++) { 88962306a36Sopenharmony_ci struct cxl_pmu_regs pmu_regs; 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_ci rc = cxl_find_regblock_instance(pdev, CXL_REGLOC_RBI_PMU, &map, i); 89262306a36Sopenharmony_ci if (rc) { 89362306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Could not find PMU regblock\n"); 89462306a36Sopenharmony_ci break; 89562306a36Sopenharmony_ci } 89662306a36Sopenharmony_ci 89762306a36Sopenharmony_ci rc = cxl_map_pmu_regs(pdev, &pmu_regs, &map); 89862306a36Sopenharmony_ci if (rc) { 89962306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Could not map PMU regs\n"); 90062306a36Sopenharmony_ci break; 90162306a36Sopenharmony_ci } 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci rc = devm_cxl_pmu_add(cxlds->dev, &pmu_regs, cxlmd->id, i, CXL_PMU_MEMDEV); 90462306a36Sopenharmony_ci if (rc) { 90562306a36Sopenharmony_ci dev_dbg(&pdev->dev, "Could not add PMU instance\n"); 90662306a36Sopenharmony_ci break; 90762306a36Sopenharmony_ci } 90862306a36Sopenharmony_ci } 90962306a36Sopenharmony_ci 91062306a36Sopenharmony_ci rc = cxl_event_config(host_bridge, mds); 91162306a36Sopenharmony_ci if (rc) 91262306a36Sopenharmony_ci return rc; 91362306a36Sopenharmony_ci 91462306a36Sopenharmony_ci rc = cxl_pci_ras_unmask(pdev); 91562306a36Sopenharmony_ci if (rc) 91662306a36Sopenharmony_ci dev_dbg(&pdev->dev, "No RAS reporting unmasked\n"); 91762306a36Sopenharmony_ci 91862306a36Sopenharmony_ci pci_save_state(pdev); 91962306a36Sopenharmony_ci 92062306a36Sopenharmony_ci return rc; 92162306a36Sopenharmony_ci} 92262306a36Sopenharmony_ci 92362306a36Sopenharmony_cistatic const struct pci_device_id cxl_mem_pci_tbl[] = { 92462306a36Sopenharmony_ci /* PCI class code for CXL.mem Type-3 Devices */ 92562306a36Sopenharmony_ci { PCI_DEVICE_CLASS((PCI_CLASS_MEMORY_CXL << 8 | CXL_MEMORY_PROGIF), ~0)}, 92662306a36Sopenharmony_ci { /* terminate list */ }, 92762306a36Sopenharmony_ci}; 92862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(pci, cxl_mem_pci_tbl); 92962306a36Sopenharmony_ci 93062306a36Sopenharmony_cistatic pci_ers_result_t cxl_slot_reset(struct pci_dev *pdev) 93162306a36Sopenharmony_ci{ 93262306a36Sopenharmony_ci struct cxl_dev_state *cxlds = pci_get_drvdata(pdev); 93362306a36Sopenharmony_ci struct cxl_memdev *cxlmd = cxlds->cxlmd; 93462306a36Sopenharmony_ci struct device *dev = &cxlmd->dev; 93562306a36Sopenharmony_ci 93662306a36Sopenharmony_ci dev_info(&pdev->dev, "%s: restart CXL.mem after slot reset\n", 93762306a36Sopenharmony_ci dev_name(dev)); 93862306a36Sopenharmony_ci pci_restore_state(pdev); 93962306a36Sopenharmony_ci if (device_attach(dev) <= 0) 94062306a36Sopenharmony_ci return PCI_ERS_RESULT_DISCONNECT; 94162306a36Sopenharmony_ci return PCI_ERS_RESULT_RECOVERED; 94262306a36Sopenharmony_ci} 94362306a36Sopenharmony_ci 94462306a36Sopenharmony_cistatic void cxl_error_resume(struct pci_dev *pdev) 94562306a36Sopenharmony_ci{ 94662306a36Sopenharmony_ci struct cxl_dev_state *cxlds = pci_get_drvdata(pdev); 94762306a36Sopenharmony_ci struct cxl_memdev *cxlmd = cxlds->cxlmd; 94862306a36Sopenharmony_ci struct device *dev = &cxlmd->dev; 94962306a36Sopenharmony_ci 95062306a36Sopenharmony_ci dev_info(&pdev->dev, "%s: error resume %s\n", dev_name(dev), 95162306a36Sopenharmony_ci dev->driver ? "successful" : "failed"); 95262306a36Sopenharmony_ci} 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_cistatic const struct pci_error_handlers cxl_error_handlers = { 95562306a36Sopenharmony_ci .error_detected = cxl_error_detected, 95662306a36Sopenharmony_ci .slot_reset = cxl_slot_reset, 95762306a36Sopenharmony_ci .resume = cxl_error_resume, 95862306a36Sopenharmony_ci .cor_error_detected = cxl_cor_error_detected, 95962306a36Sopenharmony_ci}; 96062306a36Sopenharmony_ci 96162306a36Sopenharmony_cistatic struct pci_driver cxl_pci_driver = { 96262306a36Sopenharmony_ci .name = KBUILD_MODNAME, 96362306a36Sopenharmony_ci .id_table = cxl_mem_pci_tbl, 96462306a36Sopenharmony_ci .probe = cxl_pci_probe, 96562306a36Sopenharmony_ci .err_handler = &cxl_error_handlers, 96662306a36Sopenharmony_ci .driver = { 96762306a36Sopenharmony_ci .probe_type = PROBE_PREFER_ASYNCHRONOUS, 96862306a36Sopenharmony_ci }, 96962306a36Sopenharmony_ci}; 97062306a36Sopenharmony_ci 97162306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 97262306a36Sopenharmony_cimodule_pci_driver(cxl_pci_driver); 97362306a36Sopenharmony_ciMODULE_IMPORT_NS(CXL); 974