162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/* Copyright(c) 2020 Intel Corporation. */
362306a36Sopenharmony_ci#include <linux/io-64-nonatomic-lo-hi.h>
462306a36Sopenharmony_ci#include <linux/device.h>
562306a36Sopenharmony_ci#include <linux/slab.h>
662306a36Sopenharmony_ci#include <linux/pci.h>
762306a36Sopenharmony_ci#include <cxlmem.h>
862306a36Sopenharmony_ci#include <cxlpci.h>
962306a36Sopenharmony_ci#include <pmu.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include "core.h"
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci/**
1462306a36Sopenharmony_ci * DOC: cxl registers
1562306a36Sopenharmony_ci *
1662306a36Sopenharmony_ci * CXL device capabilities are enumerated by PCI DVSEC (Designated
1762306a36Sopenharmony_ci * Vendor-specific) and / or descriptors provided by platform firmware.
1862306a36Sopenharmony_ci * They can be defined as a set like the device and component registers
1962306a36Sopenharmony_ci * mandated by CXL Section 8.1.12.2 Memory Device PCIe Capabilities and
2062306a36Sopenharmony_ci * Extended Capabilities, or they can be individual capabilities
2162306a36Sopenharmony_ci * appended to bridged and endpoint devices.
2262306a36Sopenharmony_ci *
2362306a36Sopenharmony_ci * Provide common infrastructure for enumerating and mapping these
2462306a36Sopenharmony_ci * discrete capabilities.
2562306a36Sopenharmony_ci */
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci/**
2862306a36Sopenharmony_ci * cxl_probe_component_regs() - Detect CXL Component register blocks
2962306a36Sopenharmony_ci * @dev: Host device of the @base mapping
3062306a36Sopenharmony_ci * @base: Mapping containing the HDM Decoder Capability Header
3162306a36Sopenharmony_ci * @map: Map object describing the register block information found
3262306a36Sopenharmony_ci *
3362306a36Sopenharmony_ci * See CXL 2.0 8.2.4 Component Register Layout and Definition
3462306a36Sopenharmony_ci * See CXL 2.0 8.2.5.5 CXL Device Register Interface
3562306a36Sopenharmony_ci *
3662306a36Sopenharmony_ci * Probe for component register information and return it in map object.
3762306a36Sopenharmony_ci */
3862306a36Sopenharmony_civoid cxl_probe_component_regs(struct device *dev, void __iomem *base,
3962306a36Sopenharmony_ci			      struct cxl_component_reg_map *map)
4062306a36Sopenharmony_ci{
4162306a36Sopenharmony_ci	int cap, cap_count;
4262306a36Sopenharmony_ci	u32 cap_array;
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	*map = (struct cxl_component_reg_map) { 0 };
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci	/*
4762306a36Sopenharmony_ci	 * CXL.cache and CXL.mem registers are at offset 0x1000 as defined in
4862306a36Sopenharmony_ci	 * CXL 2.0 8.2.4 Table 141.
4962306a36Sopenharmony_ci	 */
5062306a36Sopenharmony_ci	base += CXL_CM_OFFSET;
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci	cap_array = readl(base + CXL_CM_CAP_HDR_OFFSET);
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	if (FIELD_GET(CXL_CM_CAP_HDR_ID_MASK, cap_array) != CM_CAP_HDR_CAP_ID) {
5562306a36Sopenharmony_ci		dev_err(dev,
5662306a36Sopenharmony_ci			"Couldn't locate the CXL.cache and CXL.mem capability array header.\n");
5762306a36Sopenharmony_ci		return;
5862306a36Sopenharmony_ci	}
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	/* It's assumed that future versions will be backward compatible */
6162306a36Sopenharmony_ci	cap_count = FIELD_GET(CXL_CM_CAP_HDR_ARRAY_SIZE_MASK, cap_array);
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	for (cap = 1; cap <= cap_count; cap++) {
6462306a36Sopenharmony_ci		void __iomem *register_block;
6562306a36Sopenharmony_ci		struct cxl_reg_map *rmap;
6662306a36Sopenharmony_ci		u16 cap_id, offset;
6762306a36Sopenharmony_ci		u32 length, hdr;
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci		hdr = readl(base + cap * 0x4);
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci		cap_id = FIELD_GET(CXL_CM_CAP_HDR_ID_MASK, hdr);
7262306a36Sopenharmony_ci		offset = FIELD_GET(CXL_CM_CAP_PTR_MASK, hdr);
7362306a36Sopenharmony_ci		register_block = base + offset;
7462306a36Sopenharmony_ci		hdr = readl(register_block);
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci		rmap = NULL;
7762306a36Sopenharmony_ci		switch (cap_id) {
7862306a36Sopenharmony_ci		case CXL_CM_CAP_CAP_ID_HDM: {
7962306a36Sopenharmony_ci			int decoder_cnt;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci			dev_dbg(dev, "found HDM decoder capability (0x%x)\n",
8262306a36Sopenharmony_ci				offset);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci			decoder_cnt = cxl_hdm_decoder_count(hdr);
8562306a36Sopenharmony_ci			length = 0x20 * decoder_cnt + 0x10;
8662306a36Sopenharmony_ci			rmap = &map->hdm_decoder;
8762306a36Sopenharmony_ci			break;
8862306a36Sopenharmony_ci		}
8962306a36Sopenharmony_ci		case CXL_CM_CAP_CAP_ID_RAS:
9062306a36Sopenharmony_ci			dev_dbg(dev, "found RAS capability (0x%x)\n",
9162306a36Sopenharmony_ci				offset);
9262306a36Sopenharmony_ci			length = CXL_RAS_CAPABILITY_LENGTH;
9362306a36Sopenharmony_ci			rmap = &map->ras;
9462306a36Sopenharmony_ci			break;
9562306a36Sopenharmony_ci		default:
9662306a36Sopenharmony_ci			dev_dbg(dev, "Unknown CM cap ID: %d (0x%x)\n", cap_id,
9762306a36Sopenharmony_ci				offset);
9862306a36Sopenharmony_ci			break;
9962306a36Sopenharmony_ci		}
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci		if (!rmap)
10262306a36Sopenharmony_ci			continue;
10362306a36Sopenharmony_ci		rmap->valid = true;
10462306a36Sopenharmony_ci		rmap->id = cap_id;
10562306a36Sopenharmony_ci		rmap->offset = CXL_CM_OFFSET + offset;
10662306a36Sopenharmony_ci		rmap->size = length;
10762306a36Sopenharmony_ci	}
10862306a36Sopenharmony_ci}
10962306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cxl_probe_component_regs, CXL);
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci/**
11262306a36Sopenharmony_ci * cxl_probe_device_regs() - Detect CXL Device register blocks
11362306a36Sopenharmony_ci * @dev: Host device of the @base mapping
11462306a36Sopenharmony_ci * @base: Mapping of CXL 2.0 8.2.8 CXL Device Register Interface
11562306a36Sopenharmony_ci * @map: Map object describing the register block information found
11662306a36Sopenharmony_ci *
11762306a36Sopenharmony_ci * Probe for device register information and return it in map object.
11862306a36Sopenharmony_ci */
11962306a36Sopenharmony_civoid cxl_probe_device_regs(struct device *dev, void __iomem *base,
12062306a36Sopenharmony_ci			   struct cxl_device_reg_map *map)
12162306a36Sopenharmony_ci{
12262306a36Sopenharmony_ci	int cap, cap_count;
12362306a36Sopenharmony_ci	u64 cap_array;
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	*map = (struct cxl_device_reg_map){ 0 };
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	cap_array = readq(base + CXLDEV_CAP_ARRAY_OFFSET);
12862306a36Sopenharmony_ci	if (FIELD_GET(CXLDEV_CAP_ARRAY_ID_MASK, cap_array) !=
12962306a36Sopenharmony_ci	    CXLDEV_CAP_ARRAY_CAP_ID)
13062306a36Sopenharmony_ci		return;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	cap_count = FIELD_GET(CXLDEV_CAP_ARRAY_COUNT_MASK, cap_array);
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	for (cap = 1; cap <= cap_count; cap++) {
13562306a36Sopenharmony_ci		struct cxl_reg_map *rmap;
13662306a36Sopenharmony_ci		u32 offset, length;
13762306a36Sopenharmony_ci		u16 cap_id;
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci		cap_id = FIELD_GET(CXLDEV_CAP_HDR_CAP_ID_MASK,
14062306a36Sopenharmony_ci				   readl(base + cap * 0x10));
14162306a36Sopenharmony_ci		offset = readl(base + cap * 0x10 + 0x4);
14262306a36Sopenharmony_ci		length = readl(base + cap * 0x10 + 0x8);
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci		rmap = NULL;
14562306a36Sopenharmony_ci		switch (cap_id) {
14662306a36Sopenharmony_ci		case CXLDEV_CAP_CAP_ID_DEVICE_STATUS:
14762306a36Sopenharmony_ci			dev_dbg(dev, "found Status capability (0x%x)\n", offset);
14862306a36Sopenharmony_ci			rmap = &map->status;
14962306a36Sopenharmony_ci			break;
15062306a36Sopenharmony_ci		case CXLDEV_CAP_CAP_ID_PRIMARY_MAILBOX:
15162306a36Sopenharmony_ci			dev_dbg(dev, "found Mailbox capability (0x%x)\n", offset);
15262306a36Sopenharmony_ci			rmap = &map->mbox;
15362306a36Sopenharmony_ci			break;
15462306a36Sopenharmony_ci		case CXLDEV_CAP_CAP_ID_SECONDARY_MAILBOX:
15562306a36Sopenharmony_ci			dev_dbg(dev, "found Secondary Mailbox capability (0x%x)\n", offset);
15662306a36Sopenharmony_ci			break;
15762306a36Sopenharmony_ci		case CXLDEV_CAP_CAP_ID_MEMDEV:
15862306a36Sopenharmony_ci			dev_dbg(dev, "found Memory Device capability (0x%x)\n", offset);
15962306a36Sopenharmony_ci			rmap = &map->memdev;
16062306a36Sopenharmony_ci			break;
16162306a36Sopenharmony_ci		default:
16262306a36Sopenharmony_ci			if (cap_id >= 0x8000)
16362306a36Sopenharmony_ci				dev_dbg(dev, "Vendor cap ID: %#x offset: %#x\n", cap_id, offset);
16462306a36Sopenharmony_ci			else
16562306a36Sopenharmony_ci				dev_dbg(dev, "Unknown cap ID: %#x offset: %#x\n", cap_id, offset);
16662306a36Sopenharmony_ci			break;
16762306a36Sopenharmony_ci		}
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci		if (!rmap)
17062306a36Sopenharmony_ci			continue;
17162306a36Sopenharmony_ci		rmap->valid = true;
17262306a36Sopenharmony_ci		rmap->id = cap_id;
17362306a36Sopenharmony_ci		rmap->offset = offset;
17462306a36Sopenharmony_ci		rmap->size = length;
17562306a36Sopenharmony_ci	}
17662306a36Sopenharmony_ci}
17762306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cxl_probe_device_regs, CXL);
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_civoid __iomem *devm_cxl_iomap_block(struct device *dev, resource_size_t addr,
18062306a36Sopenharmony_ci				   resource_size_t length)
18162306a36Sopenharmony_ci{
18262306a36Sopenharmony_ci	void __iomem *ret_val;
18362306a36Sopenharmony_ci	struct resource *res;
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	if (WARN_ON_ONCE(addr == CXL_RESOURCE_NONE))
18662306a36Sopenharmony_ci		return NULL;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	res = devm_request_mem_region(dev, addr, length, dev_name(dev));
18962306a36Sopenharmony_ci	if (!res) {
19062306a36Sopenharmony_ci		resource_size_t end = addr + length - 1;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci		dev_err(dev, "Failed to request region %pa-%pa\n", &addr, &end);
19362306a36Sopenharmony_ci		return NULL;
19462306a36Sopenharmony_ci	}
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	ret_val = devm_ioremap(dev, addr, length);
19762306a36Sopenharmony_ci	if (!ret_val)
19862306a36Sopenharmony_ci		dev_err(dev, "Failed to map region %pr\n", res);
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	return ret_val;
20162306a36Sopenharmony_ci}
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_ciint cxl_map_component_regs(const struct cxl_register_map *map,
20462306a36Sopenharmony_ci			   struct cxl_component_regs *regs,
20562306a36Sopenharmony_ci			   unsigned long map_mask)
20662306a36Sopenharmony_ci{
20762306a36Sopenharmony_ci	struct device *host = map->host;
20862306a36Sopenharmony_ci	struct mapinfo {
20962306a36Sopenharmony_ci		const struct cxl_reg_map *rmap;
21062306a36Sopenharmony_ci		void __iomem **addr;
21162306a36Sopenharmony_ci	} mapinfo[] = {
21262306a36Sopenharmony_ci		{ &map->component_map.hdm_decoder, &regs->hdm_decoder },
21362306a36Sopenharmony_ci		{ &map->component_map.ras, &regs->ras },
21462306a36Sopenharmony_ci	};
21562306a36Sopenharmony_ci	int i;
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(mapinfo); i++) {
21862306a36Sopenharmony_ci		struct mapinfo *mi = &mapinfo[i];
21962306a36Sopenharmony_ci		resource_size_t phys_addr;
22062306a36Sopenharmony_ci		resource_size_t length;
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci		if (!mi->rmap->valid)
22362306a36Sopenharmony_ci			continue;
22462306a36Sopenharmony_ci		if (!test_bit(mi->rmap->id, &map_mask))
22562306a36Sopenharmony_ci			continue;
22662306a36Sopenharmony_ci		phys_addr = map->resource + mi->rmap->offset;
22762306a36Sopenharmony_ci		length = mi->rmap->size;
22862306a36Sopenharmony_ci		*(mi->addr) = devm_cxl_iomap_block(host, phys_addr, length);
22962306a36Sopenharmony_ci		if (!*(mi->addr))
23062306a36Sopenharmony_ci			return -ENOMEM;
23162306a36Sopenharmony_ci	}
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	return 0;
23462306a36Sopenharmony_ci}
23562306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cxl_map_component_regs, CXL);
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ciint cxl_map_device_regs(const struct cxl_register_map *map,
23862306a36Sopenharmony_ci			struct cxl_device_regs *regs)
23962306a36Sopenharmony_ci{
24062306a36Sopenharmony_ci	struct device *host = map->host;
24162306a36Sopenharmony_ci	resource_size_t phys_addr = map->resource;
24262306a36Sopenharmony_ci	struct mapinfo {
24362306a36Sopenharmony_ci		const struct cxl_reg_map *rmap;
24462306a36Sopenharmony_ci		void __iomem **addr;
24562306a36Sopenharmony_ci	} mapinfo[] = {
24662306a36Sopenharmony_ci		{ &map->device_map.status, &regs->status, },
24762306a36Sopenharmony_ci		{ &map->device_map.mbox, &regs->mbox, },
24862306a36Sopenharmony_ci		{ &map->device_map.memdev, &regs->memdev, },
24962306a36Sopenharmony_ci	};
25062306a36Sopenharmony_ci	int i;
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(mapinfo); i++) {
25362306a36Sopenharmony_ci		struct mapinfo *mi = &mapinfo[i];
25462306a36Sopenharmony_ci		resource_size_t length;
25562306a36Sopenharmony_ci		resource_size_t addr;
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_ci		if (!mi->rmap->valid)
25862306a36Sopenharmony_ci			continue;
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci		addr = phys_addr + mi->rmap->offset;
26162306a36Sopenharmony_ci		length = mi->rmap->size;
26262306a36Sopenharmony_ci		*(mi->addr) = devm_cxl_iomap_block(host, addr, length);
26362306a36Sopenharmony_ci		if (!*(mi->addr))
26462306a36Sopenharmony_ci			return -ENOMEM;
26562306a36Sopenharmony_ci	}
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	return 0;
26862306a36Sopenharmony_ci}
26962306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cxl_map_device_regs, CXL);
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_cistatic bool cxl_decode_regblock(struct pci_dev *pdev, u32 reg_lo, u32 reg_hi,
27262306a36Sopenharmony_ci				struct cxl_register_map *map)
27362306a36Sopenharmony_ci{
27462306a36Sopenharmony_ci	int bar = FIELD_GET(CXL_DVSEC_REG_LOCATOR_BIR_MASK, reg_lo);
27562306a36Sopenharmony_ci	u64 offset = ((u64)reg_hi << 32) |
27662306a36Sopenharmony_ci		     (reg_lo & CXL_DVSEC_REG_LOCATOR_BLOCK_OFF_LOW_MASK);
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	if (offset > pci_resource_len(pdev, bar)) {
27962306a36Sopenharmony_ci		dev_warn(&pdev->dev,
28062306a36Sopenharmony_ci			 "BAR%d: %pr: too small (offset: %pa, type: %d)\n", bar,
28162306a36Sopenharmony_ci			 &pdev->resource[bar], &offset, map->reg_type);
28262306a36Sopenharmony_ci		return false;
28362306a36Sopenharmony_ci	}
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	map->reg_type = FIELD_GET(CXL_DVSEC_REG_LOCATOR_BLOCK_ID_MASK, reg_lo);
28662306a36Sopenharmony_ci	map->resource = pci_resource_start(pdev, bar) + offset;
28762306a36Sopenharmony_ci	map->max_size = pci_resource_len(pdev, bar) - offset;
28862306a36Sopenharmony_ci	return true;
28962306a36Sopenharmony_ci}
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci/**
29262306a36Sopenharmony_ci * cxl_find_regblock_instance() - Locate a register block by type / index
29362306a36Sopenharmony_ci * @pdev: The CXL PCI device to enumerate.
29462306a36Sopenharmony_ci * @type: Register Block Indicator id
29562306a36Sopenharmony_ci * @map: Enumeration output, clobbered on error
29662306a36Sopenharmony_ci * @index: Index into which particular instance of a regblock wanted in the
29762306a36Sopenharmony_ci *	   order found in register locator DVSEC.
29862306a36Sopenharmony_ci *
29962306a36Sopenharmony_ci * Return: 0 if register block enumerated, negative error code otherwise
30062306a36Sopenharmony_ci *
30162306a36Sopenharmony_ci * A CXL DVSEC may point to one or more register blocks, search for them
30262306a36Sopenharmony_ci * by @type and @index.
30362306a36Sopenharmony_ci */
30462306a36Sopenharmony_ciint cxl_find_regblock_instance(struct pci_dev *pdev, enum cxl_regloc_type type,
30562306a36Sopenharmony_ci			       struct cxl_register_map *map, int index)
30662306a36Sopenharmony_ci{
30762306a36Sopenharmony_ci	u32 regloc_size, regblocks;
30862306a36Sopenharmony_ci	int instance = 0;
30962306a36Sopenharmony_ci	int regloc, i;
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci	*map = (struct cxl_register_map) {
31262306a36Sopenharmony_ci		.host = &pdev->dev,
31362306a36Sopenharmony_ci		.resource = CXL_RESOURCE_NONE,
31462306a36Sopenharmony_ci	};
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	regloc = pci_find_dvsec_capability(pdev, PCI_DVSEC_VENDOR_ID_CXL,
31762306a36Sopenharmony_ci					   CXL_DVSEC_REG_LOCATOR);
31862306a36Sopenharmony_ci	if (!regloc)
31962306a36Sopenharmony_ci		return -ENXIO;
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	pci_read_config_dword(pdev, regloc + PCI_DVSEC_HEADER1, &regloc_size);
32262306a36Sopenharmony_ci	regloc_size = FIELD_GET(PCI_DVSEC_HEADER1_LENGTH_MASK, regloc_size);
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci	regloc += CXL_DVSEC_REG_LOCATOR_BLOCK1_OFFSET;
32562306a36Sopenharmony_ci	regblocks = (regloc_size - CXL_DVSEC_REG_LOCATOR_BLOCK1_OFFSET) / 8;
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci	for (i = 0; i < regblocks; i++, regloc += 8) {
32862306a36Sopenharmony_ci		u32 reg_lo, reg_hi;
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci		pci_read_config_dword(pdev, regloc, &reg_lo);
33162306a36Sopenharmony_ci		pci_read_config_dword(pdev, regloc + 4, &reg_hi);
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci		if (!cxl_decode_regblock(pdev, reg_lo, reg_hi, map))
33462306a36Sopenharmony_ci			continue;
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci		if (map->reg_type == type) {
33762306a36Sopenharmony_ci			if (index == instance)
33862306a36Sopenharmony_ci				return 0;
33962306a36Sopenharmony_ci			instance++;
34062306a36Sopenharmony_ci		}
34162306a36Sopenharmony_ci	}
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	map->resource = CXL_RESOURCE_NONE;
34462306a36Sopenharmony_ci	return -ENODEV;
34562306a36Sopenharmony_ci}
34662306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cxl_find_regblock_instance, CXL);
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci/**
34962306a36Sopenharmony_ci * cxl_find_regblock() - Locate register blocks by type
35062306a36Sopenharmony_ci * @pdev: The CXL PCI device to enumerate.
35162306a36Sopenharmony_ci * @type: Register Block Indicator id
35262306a36Sopenharmony_ci * @map: Enumeration output, clobbered on error
35362306a36Sopenharmony_ci *
35462306a36Sopenharmony_ci * Return: 0 if register block enumerated, negative error code otherwise
35562306a36Sopenharmony_ci *
35662306a36Sopenharmony_ci * A CXL DVSEC may point to one or more register blocks, search for them
35762306a36Sopenharmony_ci * by @type.
35862306a36Sopenharmony_ci */
35962306a36Sopenharmony_ciint cxl_find_regblock(struct pci_dev *pdev, enum cxl_regloc_type type,
36062306a36Sopenharmony_ci		      struct cxl_register_map *map)
36162306a36Sopenharmony_ci{
36262306a36Sopenharmony_ci	return cxl_find_regblock_instance(pdev, type, map, 0);
36362306a36Sopenharmony_ci}
36462306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cxl_find_regblock, CXL);
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci/**
36762306a36Sopenharmony_ci * cxl_count_regblock() - Count instances of a given regblock type.
36862306a36Sopenharmony_ci * @pdev: The CXL PCI device to enumerate.
36962306a36Sopenharmony_ci * @type: Register Block Indicator id
37062306a36Sopenharmony_ci *
37162306a36Sopenharmony_ci * Some regblocks may be repeated. Count how many instances.
37262306a36Sopenharmony_ci *
37362306a36Sopenharmony_ci * Return: count of matching regblocks.
37462306a36Sopenharmony_ci */
37562306a36Sopenharmony_ciint cxl_count_regblock(struct pci_dev *pdev, enum cxl_regloc_type type)
37662306a36Sopenharmony_ci{
37762306a36Sopenharmony_ci	struct cxl_register_map map;
37862306a36Sopenharmony_ci	int rc, count = 0;
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	while (1) {
38162306a36Sopenharmony_ci		rc = cxl_find_regblock_instance(pdev, type, &map, count);
38262306a36Sopenharmony_ci		if (rc)
38362306a36Sopenharmony_ci			return count;
38462306a36Sopenharmony_ci		count++;
38562306a36Sopenharmony_ci	}
38662306a36Sopenharmony_ci}
38762306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cxl_count_regblock, CXL);
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ciint cxl_map_pmu_regs(struct pci_dev *pdev, struct cxl_pmu_regs *regs,
39062306a36Sopenharmony_ci		     struct cxl_register_map *map)
39162306a36Sopenharmony_ci{
39262306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
39362306a36Sopenharmony_ci	resource_size_t phys_addr;
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	phys_addr = map->resource;
39662306a36Sopenharmony_ci	regs->pmu = devm_cxl_iomap_block(dev, phys_addr, CXL_PMU_REGMAP_SIZE);
39762306a36Sopenharmony_ci	if (!regs->pmu)
39862306a36Sopenharmony_ci		return -ENOMEM;
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	return 0;
40162306a36Sopenharmony_ci}
40262306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cxl_map_pmu_regs, CXL);
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_cistatic int cxl_map_regblock(struct cxl_register_map *map)
40562306a36Sopenharmony_ci{
40662306a36Sopenharmony_ci	struct device *host = map->host;
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	map->base = ioremap(map->resource, map->max_size);
40962306a36Sopenharmony_ci	if (!map->base) {
41062306a36Sopenharmony_ci		dev_err(host, "failed to map registers\n");
41162306a36Sopenharmony_ci		return -ENOMEM;
41262306a36Sopenharmony_ci	}
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci	dev_dbg(host, "Mapped CXL Memory Device resource %pa\n", &map->resource);
41562306a36Sopenharmony_ci	return 0;
41662306a36Sopenharmony_ci}
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_cistatic void cxl_unmap_regblock(struct cxl_register_map *map)
41962306a36Sopenharmony_ci{
42062306a36Sopenharmony_ci	iounmap(map->base);
42162306a36Sopenharmony_ci	map->base = NULL;
42262306a36Sopenharmony_ci}
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_cistatic int cxl_probe_regs(struct cxl_register_map *map)
42562306a36Sopenharmony_ci{
42662306a36Sopenharmony_ci	struct cxl_component_reg_map *comp_map;
42762306a36Sopenharmony_ci	struct cxl_device_reg_map *dev_map;
42862306a36Sopenharmony_ci	struct device *host = map->host;
42962306a36Sopenharmony_ci	void __iomem *base = map->base;
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci	switch (map->reg_type) {
43262306a36Sopenharmony_ci	case CXL_REGLOC_RBI_COMPONENT:
43362306a36Sopenharmony_ci		comp_map = &map->component_map;
43462306a36Sopenharmony_ci		cxl_probe_component_regs(host, base, comp_map);
43562306a36Sopenharmony_ci		dev_dbg(host, "Set up component registers\n");
43662306a36Sopenharmony_ci		break;
43762306a36Sopenharmony_ci	case CXL_REGLOC_RBI_MEMDEV:
43862306a36Sopenharmony_ci		dev_map = &map->device_map;
43962306a36Sopenharmony_ci		cxl_probe_device_regs(host, base, dev_map);
44062306a36Sopenharmony_ci		if (!dev_map->status.valid || !dev_map->mbox.valid ||
44162306a36Sopenharmony_ci		    !dev_map->memdev.valid) {
44262306a36Sopenharmony_ci			dev_err(host, "registers not found: %s%s%s\n",
44362306a36Sopenharmony_ci				!dev_map->status.valid ? "status " : "",
44462306a36Sopenharmony_ci				!dev_map->mbox.valid ? "mbox " : "",
44562306a36Sopenharmony_ci				!dev_map->memdev.valid ? "memdev " : "");
44662306a36Sopenharmony_ci			return -ENXIO;
44762306a36Sopenharmony_ci		}
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci		dev_dbg(host, "Probing device registers...\n");
45062306a36Sopenharmony_ci		break;
45162306a36Sopenharmony_ci	default:
45262306a36Sopenharmony_ci		break;
45362306a36Sopenharmony_ci	}
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	return 0;
45662306a36Sopenharmony_ci}
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_ciint cxl_setup_regs(struct cxl_register_map *map)
45962306a36Sopenharmony_ci{
46062306a36Sopenharmony_ci	int rc;
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci	rc = cxl_map_regblock(map);
46362306a36Sopenharmony_ci	if (rc)
46462306a36Sopenharmony_ci		return rc;
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	rc = cxl_probe_regs(map);
46762306a36Sopenharmony_ci	cxl_unmap_regblock(map);
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci	return rc;
47062306a36Sopenharmony_ci}
47162306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cxl_setup_regs, CXL);
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_ciresource_size_t __rcrb_to_component(struct device *dev, struct cxl_rcrb_info *ri,
47462306a36Sopenharmony_ci				    enum cxl_rcrb which)
47562306a36Sopenharmony_ci{
47662306a36Sopenharmony_ci	resource_size_t component_reg_phys;
47762306a36Sopenharmony_ci	resource_size_t rcrb = ri->base;
47862306a36Sopenharmony_ci	void __iomem *addr;
47962306a36Sopenharmony_ci	u32 bar0, bar1;
48062306a36Sopenharmony_ci	u16 cmd;
48162306a36Sopenharmony_ci	u32 id;
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci	if (which == CXL_RCRB_UPSTREAM)
48462306a36Sopenharmony_ci		rcrb += SZ_4K;
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_ci	/*
48762306a36Sopenharmony_ci	 * RCRB's BAR[0..1] point to component block containing CXL
48862306a36Sopenharmony_ci	 * subsystem component registers. MEMBAR extraction follows
48962306a36Sopenharmony_ci	 * the PCI Base spec here, esp. 64 bit extraction and memory
49062306a36Sopenharmony_ci	 * ranges alignment (6.0, 7.5.1.2.1).
49162306a36Sopenharmony_ci	 */
49262306a36Sopenharmony_ci	if (!request_mem_region(rcrb, SZ_4K, "CXL RCRB"))
49362306a36Sopenharmony_ci		return CXL_RESOURCE_NONE;
49462306a36Sopenharmony_ci	addr = ioremap(rcrb, SZ_4K);
49562306a36Sopenharmony_ci	if (!addr) {
49662306a36Sopenharmony_ci		dev_err(dev, "Failed to map region %pr\n", addr);
49762306a36Sopenharmony_ci		release_mem_region(rcrb, SZ_4K);
49862306a36Sopenharmony_ci		return CXL_RESOURCE_NONE;
49962306a36Sopenharmony_ci	}
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_ci	id = readl(addr + PCI_VENDOR_ID);
50262306a36Sopenharmony_ci	cmd = readw(addr + PCI_COMMAND);
50362306a36Sopenharmony_ci	bar0 = readl(addr + PCI_BASE_ADDRESS_0);
50462306a36Sopenharmony_ci	bar1 = readl(addr + PCI_BASE_ADDRESS_1);
50562306a36Sopenharmony_ci	iounmap(addr);
50662306a36Sopenharmony_ci	release_mem_region(rcrb, SZ_4K);
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci	/*
50962306a36Sopenharmony_ci	 * Sanity check, see CXL 3.0 Figure 9-8 CXL Device that Does Not
51062306a36Sopenharmony_ci	 * Remap Upstream Port and Component Registers
51162306a36Sopenharmony_ci	 */
51262306a36Sopenharmony_ci	if (id == U32_MAX) {
51362306a36Sopenharmony_ci		if (which == CXL_RCRB_DOWNSTREAM)
51462306a36Sopenharmony_ci			dev_err(dev, "Failed to access Downstream Port RCRB\n");
51562306a36Sopenharmony_ci		return CXL_RESOURCE_NONE;
51662306a36Sopenharmony_ci	}
51762306a36Sopenharmony_ci	if (!(cmd & PCI_COMMAND_MEMORY))
51862306a36Sopenharmony_ci		return CXL_RESOURCE_NONE;
51962306a36Sopenharmony_ci	/* The RCRB is a Memory Window, and the MEM_TYPE_1M bit is obsolete */
52062306a36Sopenharmony_ci	if (bar0 & (PCI_BASE_ADDRESS_MEM_TYPE_1M | PCI_BASE_ADDRESS_SPACE_IO))
52162306a36Sopenharmony_ci		return CXL_RESOURCE_NONE;
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_ci	component_reg_phys = bar0 & PCI_BASE_ADDRESS_MEM_MASK;
52462306a36Sopenharmony_ci	if (bar0 & PCI_BASE_ADDRESS_MEM_TYPE_64)
52562306a36Sopenharmony_ci		component_reg_phys |= ((u64)bar1) << 32;
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci	if (!component_reg_phys)
52862306a36Sopenharmony_ci		return CXL_RESOURCE_NONE;
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci	/* MEMBAR is block size (64k) aligned. */
53162306a36Sopenharmony_ci	if (!IS_ALIGNED(component_reg_phys, CXL_COMPONENT_REG_BLOCK_SIZE))
53262306a36Sopenharmony_ci		return CXL_RESOURCE_NONE;
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci	return component_reg_phys;
53562306a36Sopenharmony_ci}
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_ciresource_size_t cxl_rcd_component_reg_phys(struct device *dev,
53862306a36Sopenharmony_ci					   struct cxl_dport *dport)
53962306a36Sopenharmony_ci{
54062306a36Sopenharmony_ci	if (!dport->rch)
54162306a36Sopenharmony_ci		return CXL_RESOURCE_NONE;
54262306a36Sopenharmony_ci	return __rcrb_to_component(dev, &dport->rcrb, CXL_RCRB_UPSTREAM);
54362306a36Sopenharmony_ci}
54462306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cxl_rcd_component_reg_phys, CXL);
545