162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* Copyright (C) 2021 Marvell. */ 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci#include <linux/soc/marvell/octeontx2/asm.h> 562306a36Sopenharmony_ci#include "otx2_cptpf.h" 662306a36Sopenharmony_ci#include "otx2_cptvf.h" 762306a36Sopenharmony_ci#include "otx2_cptlf.h" 862306a36Sopenharmony_ci#include "cn10k_cpt.h" 962306a36Sopenharmony_ci 1062306a36Sopenharmony_cistatic void cn10k_cpt_send_cmd(union otx2_cpt_inst_s *cptinst, u32 insts_num, 1162306a36Sopenharmony_ci struct otx2_cptlf_info *lf); 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_cistatic struct cpt_hw_ops otx2_hw_ops = { 1462306a36Sopenharmony_ci .send_cmd = otx2_cpt_send_cmd, 1562306a36Sopenharmony_ci .cpt_get_compcode = otx2_cpt_get_compcode, 1662306a36Sopenharmony_ci .cpt_get_uc_compcode = otx2_cpt_get_uc_compcode, 1762306a36Sopenharmony_ci}; 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_cistatic struct cpt_hw_ops cn10k_hw_ops = { 2062306a36Sopenharmony_ci .send_cmd = cn10k_cpt_send_cmd, 2162306a36Sopenharmony_ci .cpt_get_compcode = cn10k_cpt_get_compcode, 2262306a36Sopenharmony_ci .cpt_get_uc_compcode = cn10k_cpt_get_uc_compcode, 2362306a36Sopenharmony_ci}; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_cistatic void cn10k_cpt_send_cmd(union otx2_cpt_inst_s *cptinst, u32 insts_num, 2662306a36Sopenharmony_ci struct otx2_cptlf_info *lf) 2762306a36Sopenharmony_ci{ 2862306a36Sopenharmony_ci void __iomem *lmtline = lf->lmtline; 2962306a36Sopenharmony_ci u64 val = (lf->slot & 0x7FF); 3062306a36Sopenharmony_ci u64 tar_addr = 0; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci /* tar_addr<6:4> = Size of first LMTST - 1 in units of 128b. */ 3362306a36Sopenharmony_ci tar_addr |= (__force u64)lf->ioreg | 3462306a36Sopenharmony_ci (((OTX2_CPT_INST_SIZE/16) - 1) & 0x7) << 4; 3562306a36Sopenharmony_ci /* 3662306a36Sopenharmony_ci * Make sure memory areas pointed in CPT_INST_S 3762306a36Sopenharmony_ci * are flushed before the instruction is sent to CPT 3862306a36Sopenharmony_ci */ 3962306a36Sopenharmony_ci dma_wmb(); 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci /* Copy CPT command to LMTLINE */ 4262306a36Sopenharmony_ci memcpy_toio(lmtline, cptinst, insts_num * OTX2_CPT_INST_SIZE); 4362306a36Sopenharmony_ci cn10k_lmt_flush(val, tar_addr); 4462306a36Sopenharmony_ci} 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ciint cn10k_cptpf_lmtst_init(struct otx2_cptpf_dev *cptpf) 4762306a36Sopenharmony_ci{ 4862306a36Sopenharmony_ci struct pci_dev *pdev = cptpf->pdev; 4962306a36Sopenharmony_ci resource_size_t size; 5062306a36Sopenharmony_ci u64 lmt_base; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci if (!test_bit(CN10K_LMTST, &cptpf->cap_flag)) { 5362306a36Sopenharmony_ci cptpf->lfs.ops = &otx2_hw_ops; 5462306a36Sopenharmony_ci return 0; 5562306a36Sopenharmony_ci } 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci cptpf->lfs.ops = &cn10k_hw_ops; 5862306a36Sopenharmony_ci lmt_base = readq(cptpf->reg_base + RVU_PF_LMTLINE_ADDR); 5962306a36Sopenharmony_ci if (!lmt_base) { 6062306a36Sopenharmony_ci dev_err(&pdev->dev, "PF LMTLINE address not configured\n"); 6162306a36Sopenharmony_ci return -ENOMEM; 6262306a36Sopenharmony_ci } 6362306a36Sopenharmony_ci size = pci_resource_len(pdev, PCI_MBOX_BAR_NUM); 6462306a36Sopenharmony_ci size -= ((1 + cptpf->max_vfs) * MBOX_SIZE); 6562306a36Sopenharmony_ci cptpf->lfs.lmt_base = devm_ioremap_wc(&pdev->dev, lmt_base, size); 6662306a36Sopenharmony_ci if (!cptpf->lfs.lmt_base) { 6762306a36Sopenharmony_ci dev_err(&pdev->dev, 6862306a36Sopenharmony_ci "Mapping of PF LMTLINE address failed\n"); 6962306a36Sopenharmony_ci return -ENOMEM; 7062306a36Sopenharmony_ci } 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci return 0; 7362306a36Sopenharmony_ci} 7462306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cn10k_cptpf_lmtst_init, CRYPTO_DEV_OCTEONTX2_CPT); 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ciint cn10k_cptvf_lmtst_init(struct otx2_cptvf_dev *cptvf) 7762306a36Sopenharmony_ci{ 7862306a36Sopenharmony_ci struct pci_dev *pdev = cptvf->pdev; 7962306a36Sopenharmony_ci resource_size_t offset, size; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci if (!test_bit(CN10K_LMTST, &cptvf->cap_flag)) { 8262306a36Sopenharmony_ci cptvf->lfs.ops = &otx2_hw_ops; 8362306a36Sopenharmony_ci return 0; 8462306a36Sopenharmony_ci } 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci cptvf->lfs.ops = &cn10k_hw_ops; 8762306a36Sopenharmony_ci offset = pci_resource_start(pdev, PCI_MBOX_BAR_NUM); 8862306a36Sopenharmony_ci size = pci_resource_len(pdev, PCI_MBOX_BAR_NUM); 8962306a36Sopenharmony_ci /* Map VF LMILINE region */ 9062306a36Sopenharmony_ci cptvf->lfs.lmt_base = devm_ioremap_wc(&pdev->dev, offset, size); 9162306a36Sopenharmony_ci if (!cptvf->lfs.lmt_base) { 9262306a36Sopenharmony_ci dev_err(&pdev->dev, "Unable to map BAR4\n"); 9362306a36Sopenharmony_ci return -ENOMEM; 9462306a36Sopenharmony_ci } 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci return 0; 9762306a36Sopenharmony_ci} 9862306a36Sopenharmony_ciEXPORT_SYMBOL_NS_GPL(cn10k_cptvf_lmtst_init, CRYPTO_DEV_OCTEONTX2_CPT); 99