162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 262306a36Sopenharmony_ci/* Copyright (C) 2012-2019 ARM Limited (or its affiliates). */ 362306a36Sopenharmony_ci 462306a36Sopenharmony_ci/* \file cc_driver.h 562306a36Sopenharmony_ci * ARM CryptoCell Linux Crypto Driver 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#ifndef __CC_DRIVER_H__ 962306a36Sopenharmony_ci#define __CC_DRIVER_H__ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#ifdef COMP_IN_WQ 1262306a36Sopenharmony_ci#include <linux/workqueue.h> 1362306a36Sopenharmony_ci#else 1462306a36Sopenharmony_ci#include <linux/interrupt.h> 1562306a36Sopenharmony_ci#endif 1662306a36Sopenharmony_ci#include <linux/dma-mapping.h> 1762306a36Sopenharmony_ci#include <crypto/algapi.h> 1862306a36Sopenharmony_ci#include <crypto/internal/skcipher.h> 1962306a36Sopenharmony_ci#include <crypto/aes.h> 2062306a36Sopenharmony_ci#include <crypto/sha1.h> 2162306a36Sopenharmony_ci#include <crypto/sha2.h> 2262306a36Sopenharmony_ci#include <crypto/aead.h> 2362306a36Sopenharmony_ci#include <crypto/authenc.h> 2462306a36Sopenharmony_ci#include <crypto/hash.h> 2562306a36Sopenharmony_ci#include <crypto/skcipher.h> 2662306a36Sopenharmony_ci#include <linux/clk.h> 2762306a36Sopenharmony_ci#include <linux/platform_device.h> 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#include "cc_host_regs.h" 3062306a36Sopenharmony_ci#include "cc_crypto_ctx.h" 3162306a36Sopenharmony_ci#include "cc_hw_queue_defs.h" 3262306a36Sopenharmony_ci#include "cc_sram_mgr.h" 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ciextern bool cc_dump_desc; 3562306a36Sopenharmony_ciextern bool cc_dump_bytes; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci#define DRV_MODULE_VERSION "5.0" 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cienum cc_hw_rev { 4062306a36Sopenharmony_ci CC_HW_REV_630 = 630, 4162306a36Sopenharmony_ci CC_HW_REV_710 = 710, 4262306a36Sopenharmony_ci CC_HW_REV_712 = 712, 4362306a36Sopenharmony_ci CC_HW_REV_713 = 713 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cienum cc_std_body { 4762306a36Sopenharmony_ci CC_STD_NIST = 0x1, 4862306a36Sopenharmony_ci CC_STD_OSCCA = 0x2, 4962306a36Sopenharmony_ci CC_STD_ALL = 0x3 5062306a36Sopenharmony_ci}; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define CC_PINS_FULL 0x0 5362306a36Sopenharmony_ci#define CC_PINS_SLIM 0x9F 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci/* Maximum DMA mask supported by IP */ 5662306a36Sopenharmony_ci#define DMA_BIT_MASK_LEN 48 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci#define CC_AXI_IRQ_MASK ((1 << CC_AXIM_CFG_BRESPMASK_BIT_SHIFT) | \ 5962306a36Sopenharmony_ci (1 << CC_AXIM_CFG_RRESPMASK_BIT_SHIFT) | \ 6062306a36Sopenharmony_ci (1 << CC_AXIM_CFG_INFLTMASK_BIT_SHIFT) | \ 6162306a36Sopenharmony_ci (1 << CC_AXIM_CFG_COMPMASK_BIT_SHIFT)) 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci#define CC_AXI_ERR_IRQ_MASK BIT(CC_HOST_IRR_AXI_ERR_INT_BIT_SHIFT) 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci#define CC_COMP_IRQ_MASK BIT(CC_HOST_IRR_AXIM_COMP_INT_BIT_SHIFT) 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci#define CC_SECURITY_DISABLED_MASK BIT(CC_SECURITY_DISABLED_VALUE_BIT_SHIFT) 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci#define CC_NVM_IS_IDLE_MASK BIT(CC_NVM_IS_IDLE_VALUE_BIT_SHIFT) 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci#define AXIM_MON_COMP_VALUE CC_GENMASK(CC_AXIM_MON_COMP_VALUE) 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci#define CC_CPP_AES_ABORT_MASK ( \ 7462306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_AES_0_MASK_BIT_SHIFT) | \ 7562306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_AES_1_MASK_BIT_SHIFT) | \ 7662306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_AES_2_MASK_BIT_SHIFT) | \ 7762306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_AES_3_MASK_BIT_SHIFT) | \ 7862306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_AES_4_MASK_BIT_SHIFT) | \ 7962306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_AES_5_MASK_BIT_SHIFT) | \ 8062306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_AES_6_MASK_BIT_SHIFT) | \ 8162306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_AES_7_MASK_BIT_SHIFT)) 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci#define CC_CPP_SM4_ABORT_MASK ( \ 8462306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_SM_0_MASK_BIT_SHIFT) | \ 8562306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_SM_1_MASK_BIT_SHIFT) | \ 8662306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_SM_2_MASK_BIT_SHIFT) | \ 8762306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_SM_3_MASK_BIT_SHIFT) | \ 8862306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_SM_4_MASK_BIT_SHIFT) | \ 8962306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_SM_5_MASK_BIT_SHIFT) | \ 9062306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_SM_6_MASK_BIT_SHIFT) | \ 9162306a36Sopenharmony_ci BIT(CC_HOST_IMR_REE_OP_ABORTED_SM_7_MASK_BIT_SHIFT)) 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci/* Register name mangling macro */ 9462306a36Sopenharmony_ci#define CC_REG(reg_name) CC_ ## reg_name ## _REG_OFFSET 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci/* TEE FIPS status interrupt */ 9762306a36Sopenharmony_ci#define CC_GPR0_IRQ_MASK BIT(CC_HOST_IRR_GPR0_BIT_SHIFT) 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci#define CC_CRA_PRIO 400 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci#define MIN_HW_QUEUE_SIZE 50 /* Minimum size required for proper function */ 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci#define MAX_REQUEST_QUEUE_SIZE 4096 10462306a36Sopenharmony_ci#define MAX_MLLI_BUFF_SIZE 2080 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci/* Definitions for HW descriptors DIN/DOUT fields */ 10762306a36Sopenharmony_ci#define NS_BIT 1 10862306a36Sopenharmony_ci#define AXI_ID 0 10962306a36Sopenharmony_ci/* AXI_ID is not actually the AXI ID of the transaction but the value of AXI_ID 11062306a36Sopenharmony_ci * field in the HW descriptor. The DMA engine +8 that value. 11162306a36Sopenharmony_ci */ 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistruct cc_cpp_req { 11462306a36Sopenharmony_ci bool is_cpp; 11562306a36Sopenharmony_ci enum cc_cpp_alg alg; 11662306a36Sopenharmony_ci u8 slot; 11762306a36Sopenharmony_ci}; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci#define CC_MAX_IVGEN_DMA_ADDRESSES 3 12062306a36Sopenharmony_cistruct cc_crypto_req { 12162306a36Sopenharmony_ci void (*user_cb)(struct device *dev, void *req, int err); 12262306a36Sopenharmony_ci void *user_arg; 12362306a36Sopenharmony_ci struct completion seq_compl; /* request completion */ 12462306a36Sopenharmony_ci struct cc_cpp_req cpp; 12562306a36Sopenharmony_ci}; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci/** 12862306a36Sopenharmony_ci * struct cc_drvdata - driver private data context 12962306a36Sopenharmony_ci * @cc_base: virt address of the CC registers 13062306a36Sopenharmony_ci * @irq: bitmap indicating source of last interrupt 13162306a36Sopenharmony_ci */ 13262306a36Sopenharmony_cistruct cc_drvdata { 13362306a36Sopenharmony_ci void __iomem *cc_base; 13462306a36Sopenharmony_ci int irq; 13562306a36Sopenharmony_ci struct completion hw_queue_avail; /* wait for HW queue availability */ 13662306a36Sopenharmony_ci struct platform_device *plat_dev; 13762306a36Sopenharmony_ci u32 mlli_sram_addr; 13862306a36Sopenharmony_ci struct dma_pool *mlli_buffs_pool; 13962306a36Sopenharmony_ci struct list_head alg_list; 14062306a36Sopenharmony_ci void *hash_handle; 14162306a36Sopenharmony_ci void *aead_handle; 14262306a36Sopenharmony_ci void *request_mgr_handle; 14362306a36Sopenharmony_ci void *fips_handle; 14462306a36Sopenharmony_ci u32 sram_free_offset; /* offset to non-allocated area in SRAM */ 14562306a36Sopenharmony_ci struct dentry *dir; /* for debugfs */ 14662306a36Sopenharmony_ci struct clk *clk; 14762306a36Sopenharmony_ci bool coherent; 14862306a36Sopenharmony_ci char *hw_rev_name; 14962306a36Sopenharmony_ci enum cc_hw_rev hw_rev; 15062306a36Sopenharmony_ci u32 axim_mon_offset; 15162306a36Sopenharmony_ci u32 sig_offset; 15262306a36Sopenharmony_ci u32 ver_offset; 15362306a36Sopenharmony_ci int std_bodies; 15462306a36Sopenharmony_ci bool sec_disabled; 15562306a36Sopenharmony_ci u32 comp_mask; 15662306a36Sopenharmony_ci u32 cache_params; 15762306a36Sopenharmony_ci u32 ace_const; 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistruct cc_crypto_alg { 16162306a36Sopenharmony_ci struct list_head entry; 16262306a36Sopenharmony_ci int cipher_mode; 16362306a36Sopenharmony_ci int flow_mode; /* Note: currently, refers to the cipher mode only. */ 16462306a36Sopenharmony_ci int auth_mode; 16562306a36Sopenharmony_ci struct cc_drvdata *drvdata; 16662306a36Sopenharmony_ci struct skcipher_alg skcipher_alg; 16762306a36Sopenharmony_ci struct aead_alg aead_alg; 16862306a36Sopenharmony_ci}; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistruct cc_alg_template { 17162306a36Sopenharmony_ci char name[CRYPTO_MAX_ALG_NAME]; 17262306a36Sopenharmony_ci char driver_name[CRYPTO_MAX_ALG_NAME]; 17362306a36Sopenharmony_ci unsigned int blocksize; 17462306a36Sopenharmony_ci union { 17562306a36Sopenharmony_ci struct skcipher_alg skcipher; 17662306a36Sopenharmony_ci struct aead_alg aead; 17762306a36Sopenharmony_ci } template_u; 17862306a36Sopenharmony_ci int cipher_mode; 17962306a36Sopenharmony_ci int flow_mode; /* Note: currently, refers to the cipher mode only. */ 18062306a36Sopenharmony_ci int auth_mode; 18162306a36Sopenharmony_ci u32 min_hw_rev; 18262306a36Sopenharmony_ci enum cc_std_body std_body; 18362306a36Sopenharmony_ci bool sec_func; 18462306a36Sopenharmony_ci unsigned int data_unit; 18562306a36Sopenharmony_ci struct cc_drvdata *drvdata; 18662306a36Sopenharmony_ci}; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistruct async_gen_req_ctx { 18962306a36Sopenharmony_ci dma_addr_t iv_dma_addr; 19062306a36Sopenharmony_ci u8 *iv; 19162306a36Sopenharmony_ci enum drv_crypto_direction op_type; 19262306a36Sopenharmony_ci}; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic inline struct device *drvdata_to_dev(struct cc_drvdata *drvdata) 19562306a36Sopenharmony_ci{ 19662306a36Sopenharmony_ci return &drvdata->plat_dev->dev; 19762306a36Sopenharmony_ci} 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_civoid __dump_byte_array(const char *name, const u8 *buf, size_t len); 20062306a36Sopenharmony_cistatic inline void dump_byte_array(const char *name, const u8 *the_array, 20162306a36Sopenharmony_ci size_t size) 20262306a36Sopenharmony_ci{ 20362306a36Sopenharmony_ci if (cc_dump_bytes) 20462306a36Sopenharmony_ci __dump_byte_array(name, the_array, size); 20562306a36Sopenharmony_ci} 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cibool cc_wait_for_reset_completion(struct cc_drvdata *drvdata); 20862306a36Sopenharmony_ciint init_cc_regs(struct cc_drvdata *drvdata); 20962306a36Sopenharmony_civoid fini_cc_regs(struct cc_drvdata *drvdata); 21062306a36Sopenharmony_ciunsigned int cc_get_default_hash_len(struct cc_drvdata *drvdata); 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic inline void cc_iowrite(struct cc_drvdata *drvdata, u32 reg, u32 val) 21362306a36Sopenharmony_ci{ 21462306a36Sopenharmony_ci iowrite32(val, (drvdata->cc_base + reg)); 21562306a36Sopenharmony_ci} 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic inline u32 cc_ioread(struct cc_drvdata *drvdata, u32 reg) 21862306a36Sopenharmony_ci{ 21962306a36Sopenharmony_ci return ioread32(drvdata->cc_base + reg); 22062306a36Sopenharmony_ci} 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_cistatic inline gfp_t cc_gfp_flags(struct crypto_async_request *req) 22362306a36Sopenharmony_ci{ 22462306a36Sopenharmony_ci return (req->flags & CRYPTO_TFM_REQ_MAY_SLEEP) ? 22562306a36Sopenharmony_ci GFP_KERNEL : GFP_ATOMIC; 22662306a36Sopenharmony_ci} 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_cistatic inline void set_queue_last_ind(struct cc_drvdata *drvdata, 22962306a36Sopenharmony_ci struct cc_hw_desc *pdesc) 23062306a36Sopenharmony_ci{ 23162306a36Sopenharmony_ci if (drvdata->hw_rev >= CC_HW_REV_712) 23262306a36Sopenharmony_ci set_queue_last_ind_bit(pdesc); 23362306a36Sopenharmony_ci} 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci#endif /*__CC_DRIVER_H__*/ 236