162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * (C) 2001  Dave Jones, Arjan van de ven.
462306a36Sopenharmony_ci * (C) 2002 - 2003  Dominik Brodowski <linux@brodo.de>
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci *  Based upon reverse engineered information, and on Intel documentation
762306a36Sopenharmony_ci *  for chipsets ICH2-M and ICH3-M.
862306a36Sopenharmony_ci *
962306a36Sopenharmony_ci *  Many thanks to Ducrot Bruno for finding and fixing the last
1062306a36Sopenharmony_ci *  "missing link" for ICH2-M/ICH3-M support, and to Thomas Winkler
1162306a36Sopenharmony_ci *  for extensive testing.
1262306a36Sopenharmony_ci *
1362306a36Sopenharmony_ci *  BIG FAT DISCLAIMER: Work in progress code. Possibly *dangerous*
1462306a36Sopenharmony_ci */
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci/*********************************************************************
1862306a36Sopenharmony_ci *                        SPEEDSTEP - DEFINITIONS                    *
1962306a36Sopenharmony_ci *********************************************************************/
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#include <linux/kernel.h>
2462306a36Sopenharmony_ci#include <linux/module.h>
2562306a36Sopenharmony_ci#include <linux/init.h>
2662306a36Sopenharmony_ci#include <linux/cpufreq.h>
2762306a36Sopenharmony_ci#include <linux/pci.h>
2862306a36Sopenharmony_ci#include <linux/sched.h>
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#include <asm/cpu_device_id.h>
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#include "speedstep-lib.h"
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci/* speedstep_chipset:
3662306a36Sopenharmony_ci *   It is necessary to know which chipset is used. As accesses to
3762306a36Sopenharmony_ci * this device occur at various places in this module, we need a
3862306a36Sopenharmony_ci * static struct pci_dev * pointing to that device.
3962306a36Sopenharmony_ci */
4062306a36Sopenharmony_cistatic struct pci_dev *speedstep_chipset_dev;
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci/* speedstep_processor
4462306a36Sopenharmony_ci */
4562306a36Sopenharmony_cistatic enum speedstep_processor speedstep_processor;
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cistatic u32 pmbase;
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci/*
5062306a36Sopenharmony_ci *   There are only two frequency states for each processor. Values
5162306a36Sopenharmony_ci * are in kHz for the time being.
5262306a36Sopenharmony_ci */
5362306a36Sopenharmony_cistatic struct cpufreq_frequency_table speedstep_freqs[] = {
5462306a36Sopenharmony_ci	{0, SPEEDSTEP_HIGH,	0},
5562306a36Sopenharmony_ci	{0, SPEEDSTEP_LOW,	0},
5662306a36Sopenharmony_ci	{0, 0,			CPUFREQ_TABLE_END},
5762306a36Sopenharmony_ci};
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci/**
6162306a36Sopenharmony_ci * speedstep_find_register - read the PMBASE address
6262306a36Sopenharmony_ci *
6362306a36Sopenharmony_ci * Returns: -ENODEV if no register could be found
6462306a36Sopenharmony_ci */
6562306a36Sopenharmony_cistatic int speedstep_find_register(void)
6662306a36Sopenharmony_ci{
6762306a36Sopenharmony_ci	if (!speedstep_chipset_dev)
6862306a36Sopenharmony_ci		return -ENODEV;
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	/* get PMBASE */
7162306a36Sopenharmony_ci	pci_read_config_dword(speedstep_chipset_dev, 0x40, &pmbase);
7262306a36Sopenharmony_ci	if (!(pmbase & 0x01)) {
7362306a36Sopenharmony_ci		pr_err("could not find speedstep register\n");
7462306a36Sopenharmony_ci		return -ENODEV;
7562306a36Sopenharmony_ci	}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	pmbase &= 0xFFFFFFFE;
7862306a36Sopenharmony_ci	if (!pmbase) {
7962306a36Sopenharmony_ci		pr_err("could not find speedstep register\n");
8062306a36Sopenharmony_ci		return -ENODEV;
8162306a36Sopenharmony_ci	}
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	pr_debug("pmbase is 0x%x\n", pmbase);
8462306a36Sopenharmony_ci	return 0;
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci/**
8862306a36Sopenharmony_ci * speedstep_set_state - set the SpeedStep state
8962306a36Sopenharmony_ci * @state: new processor frequency state (SPEEDSTEP_LOW or SPEEDSTEP_HIGH)
9062306a36Sopenharmony_ci *
9162306a36Sopenharmony_ci *   Tries to change the SpeedStep state.  Can be called from
9262306a36Sopenharmony_ci *   smp_call_function_single.
9362306a36Sopenharmony_ci */
9462306a36Sopenharmony_cistatic void speedstep_set_state(unsigned int state)
9562306a36Sopenharmony_ci{
9662306a36Sopenharmony_ci	u8 pm2_blk;
9762306a36Sopenharmony_ci	u8 value;
9862306a36Sopenharmony_ci	unsigned long flags;
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci	if (state > 0x1)
10162306a36Sopenharmony_ci		return;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	/* Disable IRQs */
10462306a36Sopenharmony_ci	local_irq_save(flags);
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	/* read state */
10762306a36Sopenharmony_ci	value = inb(pmbase + 0x50);
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci	pr_debug("read at pmbase 0x%x + 0x50 returned 0x%x\n", pmbase, value);
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	/* write new state */
11262306a36Sopenharmony_ci	value &= 0xFE;
11362306a36Sopenharmony_ci	value |= state;
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	pr_debug("writing 0x%x to pmbase 0x%x + 0x50\n", value, pmbase);
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	/* Disable bus master arbitration */
11862306a36Sopenharmony_ci	pm2_blk = inb(pmbase + 0x20);
11962306a36Sopenharmony_ci	pm2_blk |= 0x01;
12062306a36Sopenharmony_ci	outb(pm2_blk, (pmbase + 0x20));
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	/* Actual transition */
12362306a36Sopenharmony_ci	outb(value, (pmbase + 0x50));
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	/* Restore bus master arbitration */
12662306a36Sopenharmony_ci	pm2_blk &= 0xfe;
12762306a36Sopenharmony_ci	outb(pm2_blk, (pmbase + 0x20));
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	/* check if transition was successful */
13062306a36Sopenharmony_ci	value = inb(pmbase + 0x50);
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	/* Enable IRQs */
13362306a36Sopenharmony_ci	local_irq_restore(flags);
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	pr_debug("read at pmbase 0x%x + 0x50 returned 0x%x\n", pmbase, value);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	if (state == (value & 0x1))
13862306a36Sopenharmony_ci		pr_debug("change to %u MHz succeeded\n",
13962306a36Sopenharmony_ci			speedstep_get_frequency(speedstep_processor) / 1000);
14062306a36Sopenharmony_ci	else
14162306a36Sopenharmony_ci		pr_err("change failed - I/O error\n");
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_ci	return;
14462306a36Sopenharmony_ci}
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci/* Wrapper for smp_call_function_single. */
14762306a36Sopenharmony_cistatic void _speedstep_set_state(void *_state)
14862306a36Sopenharmony_ci{
14962306a36Sopenharmony_ci	speedstep_set_state(*(unsigned int *)_state);
15062306a36Sopenharmony_ci}
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci/**
15362306a36Sopenharmony_ci * speedstep_activate - activate SpeedStep control in the chipset
15462306a36Sopenharmony_ci *
15562306a36Sopenharmony_ci *   Tries to activate the SpeedStep status and control registers.
15662306a36Sopenharmony_ci * Returns -EINVAL on an unsupported chipset, and zero on success.
15762306a36Sopenharmony_ci */
15862306a36Sopenharmony_cistatic int speedstep_activate(void)
15962306a36Sopenharmony_ci{
16062306a36Sopenharmony_ci	u16 value = 0;
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	if (!speedstep_chipset_dev)
16362306a36Sopenharmony_ci		return -EINVAL;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	pci_read_config_word(speedstep_chipset_dev, 0x00A0, &value);
16662306a36Sopenharmony_ci	if (!(value & 0x08)) {
16762306a36Sopenharmony_ci		value |= 0x08;
16862306a36Sopenharmony_ci		pr_debug("activating SpeedStep (TM) registers\n");
16962306a36Sopenharmony_ci		pci_write_config_word(speedstep_chipset_dev, 0x00A0, value);
17062306a36Sopenharmony_ci	}
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	return 0;
17362306a36Sopenharmony_ci}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci/**
17762306a36Sopenharmony_ci * speedstep_detect_chipset - detect the Southbridge which contains SpeedStep logic
17862306a36Sopenharmony_ci *
17962306a36Sopenharmony_ci *   Detects ICH2-M, ICH3-M and ICH4-M so far. The pci_dev points to
18062306a36Sopenharmony_ci * the LPC bridge / PM module which contains all power-management
18162306a36Sopenharmony_ci * functions. Returns the SPEEDSTEP_CHIPSET_-number for the detected
18262306a36Sopenharmony_ci * chipset, or zero on failure.
18362306a36Sopenharmony_ci */
18462306a36Sopenharmony_cistatic unsigned int speedstep_detect_chipset(void)
18562306a36Sopenharmony_ci{
18662306a36Sopenharmony_ci	speedstep_chipset_dev = pci_get_subsys(PCI_VENDOR_ID_INTEL,
18762306a36Sopenharmony_ci			      PCI_DEVICE_ID_INTEL_82801DB_12,
18862306a36Sopenharmony_ci			      PCI_ANY_ID, PCI_ANY_ID,
18962306a36Sopenharmony_ci			      NULL);
19062306a36Sopenharmony_ci	if (speedstep_chipset_dev)
19162306a36Sopenharmony_ci		return 4; /* 4-M */
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	speedstep_chipset_dev = pci_get_subsys(PCI_VENDOR_ID_INTEL,
19462306a36Sopenharmony_ci			      PCI_DEVICE_ID_INTEL_82801CA_12,
19562306a36Sopenharmony_ci			      PCI_ANY_ID, PCI_ANY_ID,
19662306a36Sopenharmony_ci			      NULL);
19762306a36Sopenharmony_ci	if (speedstep_chipset_dev)
19862306a36Sopenharmony_ci		return 3; /* 3-M */
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	speedstep_chipset_dev = pci_get_subsys(PCI_VENDOR_ID_INTEL,
20262306a36Sopenharmony_ci			      PCI_DEVICE_ID_INTEL_82801BA_10,
20362306a36Sopenharmony_ci			      PCI_ANY_ID, PCI_ANY_ID,
20462306a36Sopenharmony_ci			      NULL);
20562306a36Sopenharmony_ci	if (speedstep_chipset_dev) {
20662306a36Sopenharmony_ci		/* speedstep.c causes lockups on Dell Inspirons 8000 and
20762306a36Sopenharmony_ci		 * 8100 which use a pretty old revision of the 82815
20862306a36Sopenharmony_ci		 * host bridge. Abort on these systems.
20962306a36Sopenharmony_ci		 */
21062306a36Sopenharmony_ci		struct pci_dev *hostbridge;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci		hostbridge  = pci_get_subsys(PCI_VENDOR_ID_INTEL,
21362306a36Sopenharmony_ci			      PCI_DEVICE_ID_INTEL_82815_MC,
21462306a36Sopenharmony_ci			      PCI_ANY_ID, PCI_ANY_ID,
21562306a36Sopenharmony_ci			      NULL);
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci		if (!hostbridge)
21862306a36Sopenharmony_ci			return 2; /* 2-M */
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci		if (hostbridge->revision < 5) {
22162306a36Sopenharmony_ci			pr_debug("hostbridge does not support speedstep\n");
22262306a36Sopenharmony_ci			speedstep_chipset_dev = NULL;
22362306a36Sopenharmony_ci			pci_dev_put(hostbridge);
22462306a36Sopenharmony_ci			return 0;
22562306a36Sopenharmony_ci		}
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci		pci_dev_put(hostbridge);
22862306a36Sopenharmony_ci		return 2; /* 2-M */
22962306a36Sopenharmony_ci	}
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	return 0;
23262306a36Sopenharmony_ci}
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_cistatic void get_freq_data(void *_speed)
23562306a36Sopenharmony_ci{
23662306a36Sopenharmony_ci	unsigned int *speed = _speed;
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci	*speed = speedstep_get_frequency(speedstep_processor);
23962306a36Sopenharmony_ci}
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_cistatic unsigned int speedstep_get(unsigned int cpu)
24262306a36Sopenharmony_ci{
24362306a36Sopenharmony_ci	unsigned int speed;
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	/* You're supposed to ensure CPU is online. */
24662306a36Sopenharmony_ci	BUG_ON(smp_call_function_single(cpu, get_freq_data, &speed, 1));
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	pr_debug("detected %u kHz as current frequency\n", speed);
24962306a36Sopenharmony_ci	return speed;
25062306a36Sopenharmony_ci}
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_ci/**
25362306a36Sopenharmony_ci * speedstep_target - set a new CPUFreq policy
25462306a36Sopenharmony_ci * @policy: new policy
25562306a36Sopenharmony_ci * @index: index of target frequency
25662306a36Sopenharmony_ci *
25762306a36Sopenharmony_ci * Sets a new CPUFreq policy.
25862306a36Sopenharmony_ci */
25962306a36Sopenharmony_cistatic int speedstep_target(struct cpufreq_policy *policy, unsigned int index)
26062306a36Sopenharmony_ci{
26162306a36Sopenharmony_ci	unsigned int policy_cpu;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	policy_cpu = cpumask_any_and(policy->cpus, cpu_online_mask);
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	smp_call_function_single(policy_cpu, _speedstep_set_state, &index,
26662306a36Sopenharmony_ci				 true);
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	return 0;
26962306a36Sopenharmony_ci}
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_cistruct get_freqs {
27362306a36Sopenharmony_ci	struct cpufreq_policy *policy;
27462306a36Sopenharmony_ci	int ret;
27562306a36Sopenharmony_ci};
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_cistatic void get_freqs_on_cpu(void *_get_freqs)
27862306a36Sopenharmony_ci{
27962306a36Sopenharmony_ci	struct get_freqs *get_freqs = _get_freqs;
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	get_freqs->ret =
28262306a36Sopenharmony_ci		speedstep_get_freqs(speedstep_processor,
28362306a36Sopenharmony_ci			    &speedstep_freqs[SPEEDSTEP_LOW].frequency,
28462306a36Sopenharmony_ci			    &speedstep_freqs[SPEEDSTEP_HIGH].frequency,
28562306a36Sopenharmony_ci			    &get_freqs->policy->cpuinfo.transition_latency,
28662306a36Sopenharmony_ci			    &speedstep_set_state);
28762306a36Sopenharmony_ci}
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_cistatic int speedstep_cpu_init(struct cpufreq_policy *policy)
29062306a36Sopenharmony_ci{
29162306a36Sopenharmony_ci	unsigned int policy_cpu;
29262306a36Sopenharmony_ci	struct get_freqs gf;
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci	/* only run on CPU to be set, or on its sibling */
29562306a36Sopenharmony_ci#ifdef CONFIG_SMP
29662306a36Sopenharmony_ci	cpumask_copy(policy->cpus, topology_sibling_cpumask(policy->cpu));
29762306a36Sopenharmony_ci#endif
29862306a36Sopenharmony_ci	policy_cpu = cpumask_any_and(policy->cpus, cpu_online_mask);
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	/* detect low and high frequency and transition latency */
30162306a36Sopenharmony_ci	gf.policy = policy;
30262306a36Sopenharmony_ci	smp_call_function_single(policy_cpu, get_freqs_on_cpu, &gf, 1);
30362306a36Sopenharmony_ci	if (gf.ret)
30462306a36Sopenharmony_ci		return gf.ret;
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci	policy->freq_table = speedstep_freqs;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	return 0;
30962306a36Sopenharmony_ci}
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic struct cpufreq_driver speedstep_driver = {
31362306a36Sopenharmony_ci	.name	= "speedstep-ich",
31462306a36Sopenharmony_ci	.verify	= cpufreq_generic_frequency_table_verify,
31562306a36Sopenharmony_ci	.target_index = speedstep_target,
31662306a36Sopenharmony_ci	.init	= speedstep_cpu_init,
31762306a36Sopenharmony_ci	.get	= speedstep_get,
31862306a36Sopenharmony_ci	.attr	= cpufreq_generic_attr,
31962306a36Sopenharmony_ci};
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_cistatic const struct x86_cpu_id ss_smi_ids[] = {
32262306a36Sopenharmony_ci	X86_MATCH_VENDOR_FAM_MODEL(INTEL,  6, 0x8, 0),
32362306a36Sopenharmony_ci	X86_MATCH_VENDOR_FAM_MODEL(INTEL,  6, 0xb, 0),
32462306a36Sopenharmony_ci	X86_MATCH_VENDOR_FAM_MODEL(INTEL, 15, 0x2, 0),
32562306a36Sopenharmony_ci	{}
32662306a36Sopenharmony_ci};
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci/**
32962306a36Sopenharmony_ci * speedstep_init - initializes the SpeedStep CPUFreq driver
33062306a36Sopenharmony_ci *
33162306a36Sopenharmony_ci *   Initializes the SpeedStep support. Returns -ENODEV on unsupported
33262306a36Sopenharmony_ci * devices, -EINVAL on problems during initiatization, and zero on
33362306a36Sopenharmony_ci * success.
33462306a36Sopenharmony_ci */
33562306a36Sopenharmony_cistatic int __init speedstep_init(void)
33662306a36Sopenharmony_ci{
33762306a36Sopenharmony_ci	if (!x86_match_cpu(ss_smi_ids))
33862306a36Sopenharmony_ci		return -ENODEV;
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	/* detect processor */
34162306a36Sopenharmony_ci	speedstep_processor = speedstep_detect_processor();
34262306a36Sopenharmony_ci	if (!speedstep_processor) {
34362306a36Sopenharmony_ci		pr_debug("Intel(R) SpeedStep(TM) capable processor "
34462306a36Sopenharmony_ci				"not found\n");
34562306a36Sopenharmony_ci		return -ENODEV;
34662306a36Sopenharmony_ci	}
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	/* detect chipset */
34962306a36Sopenharmony_ci	if (!speedstep_detect_chipset()) {
35062306a36Sopenharmony_ci		pr_debug("Intel(R) SpeedStep(TM) for this chipset not "
35162306a36Sopenharmony_ci				"(yet) available.\n");
35262306a36Sopenharmony_ci		return -ENODEV;
35362306a36Sopenharmony_ci	}
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci	/* activate speedstep support */
35662306a36Sopenharmony_ci	if (speedstep_activate()) {
35762306a36Sopenharmony_ci		pci_dev_put(speedstep_chipset_dev);
35862306a36Sopenharmony_ci		return -EINVAL;
35962306a36Sopenharmony_ci	}
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci	if (speedstep_find_register())
36262306a36Sopenharmony_ci		return -ENODEV;
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci	return cpufreq_register_driver(&speedstep_driver);
36562306a36Sopenharmony_ci}
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci/**
36962306a36Sopenharmony_ci * speedstep_exit - unregisters SpeedStep support
37062306a36Sopenharmony_ci *
37162306a36Sopenharmony_ci *   Unregisters SpeedStep support.
37262306a36Sopenharmony_ci */
37362306a36Sopenharmony_cistatic void __exit speedstep_exit(void)
37462306a36Sopenharmony_ci{
37562306a36Sopenharmony_ci	pci_dev_put(speedstep_chipset_dev);
37662306a36Sopenharmony_ci	cpufreq_unregister_driver(&speedstep_driver);
37762306a36Sopenharmony_ci}
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ciMODULE_AUTHOR("Dave Jones, Dominik Brodowski <linux@brodo.de>");
38162306a36Sopenharmony_ciMODULE_DESCRIPTION("Speedstep driver for Intel mobile processors on chipsets "
38262306a36Sopenharmony_ci		"with ICH-M southbridges.");
38362306a36Sopenharmony_ciMODULE_LICENSE("GPL");
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_cimodule_init(speedstep_init);
38662306a36Sopenharmony_cimodule_exit(speedstep_exit);
387