162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *	sc520_freq.c: cpufreq driver for the AMD Elan sc520
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *	Copyright (C) 2005 Sean Young <sean@mess.org>
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci *	Based on elanfreq.c
862306a36Sopenharmony_ci *
962306a36Sopenharmony_ci *	2005-03-30: - initial revision
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <linux/kernel.h>
1562306a36Sopenharmony_ci#include <linux/module.h>
1662306a36Sopenharmony_ci#include <linux/init.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include <linux/delay.h>
1962306a36Sopenharmony_ci#include <linux/cpufreq.h>
2062306a36Sopenharmony_ci#include <linux/timex.h>
2162306a36Sopenharmony_ci#include <linux/io.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#include <asm/cpu_device_id.h>
2462306a36Sopenharmony_ci#include <asm/msr.h>
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#define MMCR_BASE	0xfffef000	/* The default base address */
2762306a36Sopenharmony_ci#define OFFS_CPUCTL	0x2   /* CPU Control Register */
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_cistatic __u8 __iomem *cpuctl;
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cistatic struct cpufreq_frequency_table sc520_freq_table[] = {
3262306a36Sopenharmony_ci	{0, 0x01,	100000},
3362306a36Sopenharmony_ci	{0, 0x02,	133000},
3462306a36Sopenharmony_ci	{0, 0,	CPUFREQ_TABLE_END},
3562306a36Sopenharmony_ci};
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_cistatic unsigned int sc520_freq_get_cpu_frequency(unsigned int cpu)
3862306a36Sopenharmony_ci{
3962306a36Sopenharmony_ci	u8 clockspeed_reg = *cpuctl;
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci	switch (clockspeed_reg & 0x03) {
4262306a36Sopenharmony_ci	default:
4362306a36Sopenharmony_ci		pr_err("error: cpuctl register has unexpected value %02x\n",
4462306a36Sopenharmony_ci		       clockspeed_reg);
4562306a36Sopenharmony_ci		fallthrough;
4662306a36Sopenharmony_ci	case 0x01:
4762306a36Sopenharmony_ci		return 100000;
4862306a36Sopenharmony_ci	case 0x02:
4962306a36Sopenharmony_ci		return 133000;
5062306a36Sopenharmony_ci	}
5162306a36Sopenharmony_ci}
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic int sc520_freq_target(struct cpufreq_policy *policy, unsigned int state)
5462306a36Sopenharmony_ci{
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	u8 clockspeed_reg;
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci	local_irq_disable();
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	clockspeed_reg = *cpuctl & ~0x03;
6162306a36Sopenharmony_ci	*cpuctl = clockspeed_reg | sc520_freq_table[state].driver_data;
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	local_irq_enable();
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	return 0;
6662306a36Sopenharmony_ci}
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci/*
6962306a36Sopenharmony_ci *	Module init and exit code
7062306a36Sopenharmony_ci */
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistatic int sc520_freq_cpu_init(struct cpufreq_policy *policy)
7362306a36Sopenharmony_ci{
7462306a36Sopenharmony_ci	struct cpuinfo_x86 *c = &cpu_data(0);
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	/* capability check */
7762306a36Sopenharmony_ci	if (c->x86_vendor != X86_VENDOR_AMD ||
7862306a36Sopenharmony_ci	    c->x86 != 4 || c->x86_model != 9)
7962306a36Sopenharmony_ci		return -ENODEV;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	/* cpuinfo and default policy values */
8262306a36Sopenharmony_ci	policy->cpuinfo.transition_latency = 1000000; /* 1ms */
8362306a36Sopenharmony_ci	policy->freq_table = sc520_freq_table;
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci	return 0;
8662306a36Sopenharmony_ci}
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_cistatic struct cpufreq_driver sc520_freq_driver = {
9062306a36Sopenharmony_ci	.get	= sc520_freq_get_cpu_frequency,
9162306a36Sopenharmony_ci	.verify	= cpufreq_generic_frequency_table_verify,
9262306a36Sopenharmony_ci	.target_index = sc520_freq_target,
9362306a36Sopenharmony_ci	.init	= sc520_freq_cpu_init,
9462306a36Sopenharmony_ci	.name	= "sc520_freq",
9562306a36Sopenharmony_ci	.attr	= cpufreq_generic_attr,
9662306a36Sopenharmony_ci};
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic const struct x86_cpu_id sc520_ids[] = {
9962306a36Sopenharmony_ci	X86_MATCH_VENDOR_FAM_MODEL(AMD, 4, 9, NULL),
10062306a36Sopenharmony_ci	{}
10162306a36Sopenharmony_ci};
10262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(x86cpu, sc520_ids);
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_cistatic int __init sc520_freq_init(void)
10562306a36Sopenharmony_ci{
10662306a36Sopenharmony_ci	int err;
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	if (!x86_match_cpu(sc520_ids))
10962306a36Sopenharmony_ci		return -ENODEV;
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	cpuctl = ioremap((unsigned long)(MMCR_BASE + OFFS_CPUCTL), 1);
11262306a36Sopenharmony_ci	if (!cpuctl) {
11362306a36Sopenharmony_ci		pr_err("sc520_freq: error: failed to remap memory\n");
11462306a36Sopenharmony_ci		return -ENOMEM;
11562306a36Sopenharmony_ci	}
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	err = cpufreq_register_driver(&sc520_freq_driver);
11862306a36Sopenharmony_ci	if (err)
11962306a36Sopenharmony_ci		iounmap(cpuctl);
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	return err;
12262306a36Sopenharmony_ci}
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_cistatic void __exit sc520_freq_exit(void)
12662306a36Sopenharmony_ci{
12762306a36Sopenharmony_ci	cpufreq_unregister_driver(&sc520_freq_driver);
12862306a36Sopenharmony_ci	iounmap(cpuctl);
12962306a36Sopenharmony_ci}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ciMODULE_LICENSE("GPL");
13362306a36Sopenharmony_ciMODULE_AUTHOR("Sean Young <sean@mess.org>");
13462306a36Sopenharmony_ciMODULE_DESCRIPTION("cpufreq driver for AMD's Elan sc520 CPU");
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_cimodule_init(sc520_freq_init);
13762306a36Sopenharmony_cimodule_exit(sc520_freq_exit);
13862306a36Sopenharmony_ci
139