162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *  arch/arm/mach-vt8500/timer.c
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci *  Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
662306a36Sopenharmony_ci *  Copyright (C) 2010 Alexey Charkov <alchark@gmail.com>
762306a36Sopenharmony_ci */
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci/*
1062306a36Sopenharmony_ci * This file is copied and modified from the original timer.c provided by
1162306a36Sopenharmony_ci * Alexey Charkov. Minor changes have been made for Device Tree Support.
1262306a36Sopenharmony_ci */
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <linux/io.h>
1562306a36Sopenharmony_ci#include <linux/irq.h>
1662306a36Sopenharmony_ci#include <linux/interrupt.h>
1762306a36Sopenharmony_ci#include <linux/clocksource.h>
1862306a36Sopenharmony_ci#include <linux/clockchips.h>
1962306a36Sopenharmony_ci#include <linux/delay.h>
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#include <linux/of.h>
2262306a36Sopenharmony_ci#include <linux/of_address.h>
2362306a36Sopenharmony_ci#include <linux/of_irq.h>
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#define VT8500_TIMER_OFFSET	0x0100
2662306a36Sopenharmony_ci#define VT8500_TIMER_HZ		3000000
2762306a36Sopenharmony_ci#define TIMER_MATCH_VAL		0x0000
2862306a36Sopenharmony_ci#define TIMER_COUNT_VAL		0x0010
2962306a36Sopenharmony_ci#define TIMER_STATUS_VAL	0x0014
3062306a36Sopenharmony_ci#define TIMER_IER_VAL		0x001c		/* interrupt enable */
3162306a36Sopenharmony_ci#define TIMER_CTRL_VAL		0x0020
3262306a36Sopenharmony_ci#define TIMER_AS_VAL		0x0024		/* access status */
3362306a36Sopenharmony_ci#define TIMER_COUNT_R_ACTIVE	(1 << 5)	/* not ready for read */
3462306a36Sopenharmony_ci#define TIMER_COUNT_W_ACTIVE	(1 << 4)	/* not ready for write */
3562306a36Sopenharmony_ci#define TIMER_MATCH_W_ACTIVE	(1 << 0)	/* not ready for write */
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#define MIN_OSCR_DELTA		16
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_cistatic void __iomem *regbase;
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_cistatic u64 vt8500_timer_read(struct clocksource *cs)
4462306a36Sopenharmony_ci{
4562306a36Sopenharmony_ci	int loops = msecs_to_loops(10);
4662306a36Sopenharmony_ci	writel(3, regbase + TIMER_CTRL_VAL);
4762306a36Sopenharmony_ci	while ((readl((regbase + TIMER_AS_VAL)) & TIMER_COUNT_R_ACTIVE)
4862306a36Sopenharmony_ci						&& --loops)
4962306a36Sopenharmony_ci		cpu_relax();
5062306a36Sopenharmony_ci	return readl(regbase + TIMER_COUNT_VAL);
5162306a36Sopenharmony_ci}
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic struct clocksource clocksource = {
5462306a36Sopenharmony_ci	.name           = "vt8500_timer",
5562306a36Sopenharmony_ci	.rating         = 200,
5662306a36Sopenharmony_ci	.read           = vt8500_timer_read,
5762306a36Sopenharmony_ci	.mask           = CLOCKSOURCE_MASK(32),
5862306a36Sopenharmony_ci	.flags          = CLOCK_SOURCE_IS_CONTINUOUS,
5962306a36Sopenharmony_ci};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistatic int vt8500_timer_set_next_event(unsigned long cycles,
6262306a36Sopenharmony_ci				    struct clock_event_device *evt)
6362306a36Sopenharmony_ci{
6462306a36Sopenharmony_ci	int loops = msecs_to_loops(10);
6562306a36Sopenharmony_ci	u64 alarm = clocksource.read(&clocksource) + cycles;
6662306a36Sopenharmony_ci	while ((readl(regbase + TIMER_AS_VAL) & TIMER_MATCH_W_ACTIVE)
6762306a36Sopenharmony_ci						&& --loops)
6862306a36Sopenharmony_ci		cpu_relax();
6962306a36Sopenharmony_ci	writel((unsigned long)alarm, regbase + TIMER_MATCH_VAL);
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci	if ((signed)(alarm - clocksource.read(&clocksource)) <= MIN_OSCR_DELTA)
7262306a36Sopenharmony_ci		return -ETIME;
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	writel(1, regbase + TIMER_IER_VAL);
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci	return 0;
7762306a36Sopenharmony_ci}
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic int vt8500_shutdown(struct clock_event_device *evt)
8062306a36Sopenharmony_ci{
8162306a36Sopenharmony_ci	writel(readl(regbase + TIMER_CTRL_VAL) | 1, regbase + TIMER_CTRL_VAL);
8262306a36Sopenharmony_ci	writel(0, regbase + TIMER_IER_VAL);
8362306a36Sopenharmony_ci	return 0;
8462306a36Sopenharmony_ci}
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistatic struct clock_event_device clockevent = {
8762306a36Sopenharmony_ci	.name			= "vt8500_timer",
8862306a36Sopenharmony_ci	.features		= CLOCK_EVT_FEAT_ONESHOT,
8962306a36Sopenharmony_ci	.rating			= 200,
9062306a36Sopenharmony_ci	.set_next_event		= vt8500_timer_set_next_event,
9162306a36Sopenharmony_ci	.set_state_shutdown	= vt8500_shutdown,
9262306a36Sopenharmony_ci	.set_state_oneshot	= vt8500_shutdown,
9362306a36Sopenharmony_ci};
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_cistatic irqreturn_t vt8500_timer_interrupt(int irq, void *dev_id)
9662306a36Sopenharmony_ci{
9762306a36Sopenharmony_ci	struct clock_event_device *evt = dev_id;
9862306a36Sopenharmony_ci	writel(0xf, regbase + TIMER_STATUS_VAL);
9962306a36Sopenharmony_ci	evt->event_handler(evt);
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci	return IRQ_HANDLED;
10262306a36Sopenharmony_ci}
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_cistatic int __init vt8500_timer_init(struct device_node *np)
10562306a36Sopenharmony_ci{
10662306a36Sopenharmony_ci	int timer_irq, ret;
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	regbase = of_iomap(np, 0);
10962306a36Sopenharmony_ci	if (!regbase) {
11062306a36Sopenharmony_ci		pr_err("%s: Missing iobase description in Device Tree\n",
11162306a36Sopenharmony_ci								__func__);
11262306a36Sopenharmony_ci		return -ENXIO;
11362306a36Sopenharmony_ci	}
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	timer_irq = irq_of_parse_and_map(np, 0);
11662306a36Sopenharmony_ci	if (!timer_irq) {
11762306a36Sopenharmony_ci		pr_err("%s: Missing irq description in Device Tree\n",
11862306a36Sopenharmony_ci								__func__);
11962306a36Sopenharmony_ci		return -EINVAL;
12062306a36Sopenharmony_ci	}
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	writel(1, regbase + TIMER_CTRL_VAL);
12362306a36Sopenharmony_ci	writel(0xf, regbase + TIMER_STATUS_VAL);
12462306a36Sopenharmony_ci	writel(~0, regbase + TIMER_MATCH_VAL);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	ret = clocksource_register_hz(&clocksource, VT8500_TIMER_HZ);
12762306a36Sopenharmony_ci	if (ret) {
12862306a36Sopenharmony_ci		pr_err("%s: clocksource_register failed for %s\n",
12962306a36Sopenharmony_ci		       __func__, clocksource.name);
13062306a36Sopenharmony_ci		return ret;
13162306a36Sopenharmony_ci	}
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	clockevent.cpumask = cpumask_of(0);
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	ret = request_irq(timer_irq, vt8500_timer_interrupt,
13662306a36Sopenharmony_ci			  IRQF_TIMER | IRQF_IRQPOLL, "vt8500_timer",
13762306a36Sopenharmony_ci			  &clockevent);
13862306a36Sopenharmony_ci	if (ret) {
13962306a36Sopenharmony_ci		pr_err("%s: setup_irq failed for %s\n", __func__,
14062306a36Sopenharmony_ci							clockevent.name);
14162306a36Sopenharmony_ci		return ret;
14262306a36Sopenharmony_ci	}
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	clockevents_config_and_register(&clockevent, VT8500_TIMER_HZ,
14562306a36Sopenharmony_ci					MIN_OSCR_DELTA * 2, 0xf0000000);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	return 0;
14862306a36Sopenharmony_ci}
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ciTIMER_OF_DECLARE(vt8500, "via,vt8500-timer", vt8500_timer_init);
151