162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2019-2020 NVIDIA Corporation. All rights reserved. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clocksource.h> 762306a36Sopenharmony_ci#include <linux/module.h> 862306a36Sopenharmony_ci#include <linux/interrupt.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci#include <linux/platform_device.h> 1262306a36Sopenharmony_ci#include <linux/pm.h> 1362306a36Sopenharmony_ci#include <linux/watchdog.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci/* shared registers */ 1662306a36Sopenharmony_ci#define TKETSC0 0x000 1762306a36Sopenharmony_ci#define TKETSC1 0x004 1862306a36Sopenharmony_ci#define TKEUSEC 0x008 1962306a36Sopenharmony_ci#define TKEOSC 0x00c 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define TKEIE(x) (0x100 + ((x) * 4)) 2262306a36Sopenharmony_ci#define TKEIE_WDT_MASK(x, y) ((y) << (16 + 4 * (x))) 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci/* timer registers */ 2562306a36Sopenharmony_ci#define TMRCR 0x000 2662306a36Sopenharmony_ci#define TMRCR_ENABLE BIT(31) 2762306a36Sopenharmony_ci#define TMRCR_PERIODIC BIT(30) 2862306a36Sopenharmony_ci#define TMRCR_PTV(x) ((x) & 0x0fffffff) 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#define TMRSR 0x004 3162306a36Sopenharmony_ci#define TMRSR_INTR_CLR BIT(30) 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#define TMRCSSR 0x008 3462306a36Sopenharmony_ci#define TMRCSSR_SRC_USEC (0 << 0) 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci/* watchdog registers */ 3762306a36Sopenharmony_ci#define WDTCR 0x000 3862306a36Sopenharmony_ci#define WDTCR_SYSTEM_POR_RESET_ENABLE BIT(16) 3962306a36Sopenharmony_ci#define WDTCR_SYSTEM_DEBUG_RESET_ENABLE BIT(15) 4062306a36Sopenharmony_ci#define WDTCR_REMOTE_INT_ENABLE BIT(14) 4162306a36Sopenharmony_ci#define WDTCR_LOCAL_FIQ_ENABLE BIT(13) 4262306a36Sopenharmony_ci#define WDTCR_LOCAL_INT_ENABLE BIT(12) 4362306a36Sopenharmony_ci#define WDTCR_PERIOD_MASK (0xff << 4) 4462306a36Sopenharmony_ci#define WDTCR_PERIOD(x) (((x) & 0xff) << 4) 4562306a36Sopenharmony_ci#define WDTCR_TIMER_SOURCE_MASK 0xf 4662306a36Sopenharmony_ci#define WDTCR_TIMER_SOURCE(x) ((x) & 0xf) 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci#define WDTCMDR 0x008 4962306a36Sopenharmony_ci#define WDTCMDR_DISABLE_COUNTER BIT(1) 5062306a36Sopenharmony_ci#define WDTCMDR_START_COUNTER BIT(0) 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci#define WDTUR 0x00c 5362306a36Sopenharmony_ci#define WDTUR_UNLOCK_PATTERN 0x0000c45a 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistruct tegra186_timer_soc { 5662306a36Sopenharmony_ci unsigned int num_timers; 5762306a36Sopenharmony_ci unsigned int num_wdts; 5862306a36Sopenharmony_ci}; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistruct tegra186_tmr { 6162306a36Sopenharmony_ci struct tegra186_timer *parent; 6262306a36Sopenharmony_ci void __iomem *regs; 6362306a36Sopenharmony_ci unsigned int index; 6462306a36Sopenharmony_ci unsigned int hwirq; 6562306a36Sopenharmony_ci}; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistruct tegra186_wdt { 6862306a36Sopenharmony_ci struct watchdog_device base; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci void __iomem *regs; 7162306a36Sopenharmony_ci unsigned int index; 7262306a36Sopenharmony_ci bool locked; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci struct tegra186_tmr *tmr; 7562306a36Sopenharmony_ci}; 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_cistatic inline struct tegra186_wdt *to_tegra186_wdt(struct watchdog_device *wdd) 7862306a36Sopenharmony_ci{ 7962306a36Sopenharmony_ci return container_of(wdd, struct tegra186_wdt, base); 8062306a36Sopenharmony_ci} 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistruct tegra186_timer { 8362306a36Sopenharmony_ci const struct tegra186_timer_soc *soc; 8462306a36Sopenharmony_ci struct device *dev; 8562306a36Sopenharmony_ci void __iomem *regs; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci struct tegra186_wdt *wdt; 8862306a36Sopenharmony_ci struct clocksource usec; 8962306a36Sopenharmony_ci struct clocksource tsc; 9062306a36Sopenharmony_ci struct clocksource osc; 9162306a36Sopenharmony_ci}; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic void tmr_writel(struct tegra186_tmr *tmr, u32 value, unsigned int offset) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci writel_relaxed(value, tmr->regs + offset); 9662306a36Sopenharmony_ci} 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cistatic void wdt_writel(struct tegra186_wdt *wdt, u32 value, unsigned int offset) 9962306a36Sopenharmony_ci{ 10062306a36Sopenharmony_ci writel_relaxed(value, wdt->regs + offset); 10162306a36Sopenharmony_ci} 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistatic u32 wdt_readl(struct tegra186_wdt *wdt, unsigned int offset) 10462306a36Sopenharmony_ci{ 10562306a36Sopenharmony_ci return readl_relaxed(wdt->regs + offset); 10662306a36Sopenharmony_ci} 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_cistatic struct tegra186_tmr *tegra186_tmr_create(struct tegra186_timer *tegra, 10962306a36Sopenharmony_ci unsigned int index) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci unsigned int offset = 0x10000 + index * 0x10000; 11262306a36Sopenharmony_ci struct tegra186_tmr *tmr; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci tmr = devm_kzalloc(tegra->dev, sizeof(*tmr), GFP_KERNEL); 11562306a36Sopenharmony_ci if (!tmr) 11662306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci tmr->parent = tegra; 11962306a36Sopenharmony_ci tmr->regs = tegra->regs + offset; 12062306a36Sopenharmony_ci tmr->index = index; 12162306a36Sopenharmony_ci tmr->hwirq = 0; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci return tmr; 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic const struct watchdog_info tegra186_wdt_info = { 12762306a36Sopenharmony_ci .options = WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE | WDIOF_KEEPALIVEPING, 12862306a36Sopenharmony_ci .identity = "NVIDIA Tegra186 WDT", 12962306a36Sopenharmony_ci}; 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_cistatic void tegra186_wdt_disable(struct tegra186_wdt *wdt) 13262306a36Sopenharmony_ci{ 13362306a36Sopenharmony_ci /* unlock and disable the watchdog */ 13462306a36Sopenharmony_ci wdt_writel(wdt, WDTUR_UNLOCK_PATTERN, WDTUR); 13562306a36Sopenharmony_ci wdt_writel(wdt, WDTCMDR_DISABLE_COUNTER, WDTCMDR); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci /* disable timer */ 13862306a36Sopenharmony_ci tmr_writel(wdt->tmr, 0, TMRCR); 13962306a36Sopenharmony_ci} 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_cistatic void tegra186_wdt_enable(struct tegra186_wdt *wdt) 14262306a36Sopenharmony_ci{ 14362306a36Sopenharmony_ci struct tegra186_timer *tegra = wdt->tmr->parent; 14462306a36Sopenharmony_ci u32 value; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci /* unmask hardware IRQ, this may have been lost across powergate */ 14762306a36Sopenharmony_ci value = TKEIE_WDT_MASK(wdt->index, 1); 14862306a36Sopenharmony_ci writel(value, tegra->regs + TKEIE(wdt->tmr->hwirq)); 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci /* clear interrupt */ 15162306a36Sopenharmony_ci tmr_writel(wdt->tmr, TMRSR_INTR_CLR, TMRSR); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci /* select microsecond source */ 15462306a36Sopenharmony_ci tmr_writel(wdt->tmr, TMRCSSR_SRC_USEC, TMRCSSR); 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci /* configure timer (system reset happens on the fifth expiration) */ 15762306a36Sopenharmony_ci value = TMRCR_PTV(wdt->base.timeout * USEC_PER_SEC / 5) | 15862306a36Sopenharmony_ci TMRCR_PERIODIC | TMRCR_ENABLE; 15962306a36Sopenharmony_ci tmr_writel(wdt->tmr, value, TMRCR); 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci if (!wdt->locked) { 16262306a36Sopenharmony_ci value = wdt_readl(wdt, WDTCR); 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci /* select the proper timer source */ 16562306a36Sopenharmony_ci value &= ~WDTCR_TIMER_SOURCE_MASK; 16662306a36Sopenharmony_ci value |= WDTCR_TIMER_SOURCE(wdt->tmr->index); 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci /* single timer period since that's already configured */ 16962306a36Sopenharmony_ci value &= ~WDTCR_PERIOD_MASK; 17062306a36Sopenharmony_ci value |= WDTCR_PERIOD(1); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci /* enable local interrupt for WDT petting */ 17362306a36Sopenharmony_ci value |= WDTCR_LOCAL_INT_ENABLE; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci /* enable local FIQ and remote interrupt for debug dump */ 17662306a36Sopenharmony_ci if (0) 17762306a36Sopenharmony_ci value |= WDTCR_REMOTE_INT_ENABLE | 17862306a36Sopenharmony_ci WDTCR_LOCAL_FIQ_ENABLE; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci /* enable system debug reset (doesn't properly reboot) */ 18162306a36Sopenharmony_ci if (0) 18262306a36Sopenharmony_ci value |= WDTCR_SYSTEM_DEBUG_RESET_ENABLE; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci /* enable system POR reset */ 18562306a36Sopenharmony_ci value |= WDTCR_SYSTEM_POR_RESET_ENABLE; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci wdt_writel(wdt, value, WDTCR); 18862306a36Sopenharmony_ci } 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci wdt_writel(wdt, WDTCMDR_START_COUNTER, WDTCMDR); 19162306a36Sopenharmony_ci} 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_cistatic int tegra186_wdt_start(struct watchdog_device *wdd) 19462306a36Sopenharmony_ci{ 19562306a36Sopenharmony_ci struct tegra186_wdt *wdt = to_tegra186_wdt(wdd); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci tegra186_wdt_enable(wdt); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci return 0; 20062306a36Sopenharmony_ci} 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_cistatic int tegra186_wdt_stop(struct watchdog_device *wdd) 20362306a36Sopenharmony_ci{ 20462306a36Sopenharmony_ci struct tegra186_wdt *wdt = to_tegra186_wdt(wdd); 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci tegra186_wdt_disable(wdt); 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci return 0; 20962306a36Sopenharmony_ci} 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic int tegra186_wdt_ping(struct watchdog_device *wdd) 21262306a36Sopenharmony_ci{ 21362306a36Sopenharmony_ci struct tegra186_wdt *wdt = to_tegra186_wdt(wdd); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci tegra186_wdt_disable(wdt); 21662306a36Sopenharmony_ci tegra186_wdt_enable(wdt); 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci return 0; 21962306a36Sopenharmony_ci} 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_cistatic int tegra186_wdt_set_timeout(struct watchdog_device *wdd, 22262306a36Sopenharmony_ci unsigned int timeout) 22362306a36Sopenharmony_ci{ 22462306a36Sopenharmony_ci struct tegra186_wdt *wdt = to_tegra186_wdt(wdd); 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci if (watchdog_active(&wdt->base)) 22762306a36Sopenharmony_ci tegra186_wdt_disable(wdt); 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci wdt->base.timeout = timeout; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci if (watchdog_active(&wdt->base)) 23262306a36Sopenharmony_ci tegra186_wdt_enable(wdt); 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci return 0; 23562306a36Sopenharmony_ci} 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_cistatic const struct watchdog_ops tegra186_wdt_ops = { 23862306a36Sopenharmony_ci .owner = THIS_MODULE, 23962306a36Sopenharmony_ci .start = tegra186_wdt_start, 24062306a36Sopenharmony_ci .stop = tegra186_wdt_stop, 24162306a36Sopenharmony_ci .ping = tegra186_wdt_ping, 24262306a36Sopenharmony_ci .set_timeout = tegra186_wdt_set_timeout, 24362306a36Sopenharmony_ci}; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_cistatic struct tegra186_wdt *tegra186_wdt_create(struct tegra186_timer *tegra, 24662306a36Sopenharmony_ci unsigned int index) 24762306a36Sopenharmony_ci{ 24862306a36Sopenharmony_ci unsigned int offset = 0x10000, source; 24962306a36Sopenharmony_ci struct tegra186_wdt *wdt; 25062306a36Sopenharmony_ci u32 value; 25162306a36Sopenharmony_ci int err; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci offset += tegra->soc->num_timers * 0x10000 + index * 0x10000; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci wdt = devm_kzalloc(tegra->dev, sizeof(*wdt), GFP_KERNEL); 25662306a36Sopenharmony_ci if (!wdt) 25762306a36Sopenharmony_ci return ERR_PTR(-ENOMEM); 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci wdt->regs = tegra->regs + offset; 26062306a36Sopenharmony_ci wdt->index = index; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci /* read the watchdog configuration since it might be locked down */ 26362306a36Sopenharmony_ci value = wdt_readl(wdt, WDTCR); 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci if (value & WDTCR_LOCAL_INT_ENABLE) 26662306a36Sopenharmony_ci wdt->locked = true; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci source = value & WDTCR_TIMER_SOURCE_MASK; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci wdt->tmr = tegra186_tmr_create(tegra, source); 27162306a36Sopenharmony_ci if (IS_ERR(wdt->tmr)) 27262306a36Sopenharmony_ci return ERR_CAST(wdt->tmr); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci wdt->base.info = &tegra186_wdt_info; 27562306a36Sopenharmony_ci wdt->base.ops = &tegra186_wdt_ops; 27662306a36Sopenharmony_ci wdt->base.min_timeout = 1; 27762306a36Sopenharmony_ci wdt->base.max_timeout = 255; 27862306a36Sopenharmony_ci wdt->base.parent = tegra->dev; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci err = watchdog_init_timeout(&wdt->base, 5, tegra->dev); 28162306a36Sopenharmony_ci if (err < 0) { 28262306a36Sopenharmony_ci dev_err(tegra->dev, "failed to initialize timeout: %d\n", err); 28362306a36Sopenharmony_ci return ERR_PTR(err); 28462306a36Sopenharmony_ci } 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci err = devm_watchdog_register_device(tegra->dev, &wdt->base); 28762306a36Sopenharmony_ci if (err < 0) { 28862306a36Sopenharmony_ci dev_err(tegra->dev, "failed to register WDT: %d\n", err); 28962306a36Sopenharmony_ci return ERR_PTR(err); 29062306a36Sopenharmony_ci } 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci return wdt; 29362306a36Sopenharmony_ci} 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_cistatic u64 tegra186_timer_tsc_read(struct clocksource *cs) 29662306a36Sopenharmony_ci{ 29762306a36Sopenharmony_ci struct tegra186_timer *tegra = container_of(cs, struct tegra186_timer, 29862306a36Sopenharmony_ci tsc); 29962306a36Sopenharmony_ci u32 hi, lo, ss; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci hi = readl_relaxed(tegra->regs + TKETSC1); 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci /* 30462306a36Sopenharmony_ci * The 56-bit value of the TSC is spread across two registers that are 30562306a36Sopenharmony_ci * not synchronized. In order to read them atomically, ensure that the 30662306a36Sopenharmony_ci * high 24 bits match before and after reading the low 32 bits. 30762306a36Sopenharmony_ci */ 30862306a36Sopenharmony_ci do { 30962306a36Sopenharmony_ci /* snapshot the high 24 bits */ 31062306a36Sopenharmony_ci ss = hi; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci lo = readl_relaxed(tegra->regs + TKETSC0); 31362306a36Sopenharmony_ci hi = readl_relaxed(tegra->regs + TKETSC1); 31462306a36Sopenharmony_ci } while (hi != ss); 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci return (u64)hi << 32 | lo; 31762306a36Sopenharmony_ci} 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_cistatic int tegra186_timer_tsc_init(struct tegra186_timer *tegra) 32062306a36Sopenharmony_ci{ 32162306a36Sopenharmony_ci tegra->tsc.name = "tsc"; 32262306a36Sopenharmony_ci tegra->tsc.rating = 300; 32362306a36Sopenharmony_ci tegra->tsc.read = tegra186_timer_tsc_read; 32462306a36Sopenharmony_ci tegra->tsc.mask = CLOCKSOURCE_MASK(56); 32562306a36Sopenharmony_ci tegra->tsc.flags = CLOCK_SOURCE_IS_CONTINUOUS; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci return clocksource_register_hz(&tegra->tsc, 31250000); 32862306a36Sopenharmony_ci} 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic u64 tegra186_timer_osc_read(struct clocksource *cs) 33162306a36Sopenharmony_ci{ 33262306a36Sopenharmony_ci struct tegra186_timer *tegra = container_of(cs, struct tegra186_timer, 33362306a36Sopenharmony_ci osc); 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci return readl_relaxed(tegra->regs + TKEOSC); 33662306a36Sopenharmony_ci} 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_cistatic int tegra186_timer_osc_init(struct tegra186_timer *tegra) 33962306a36Sopenharmony_ci{ 34062306a36Sopenharmony_ci tegra->osc.name = "osc"; 34162306a36Sopenharmony_ci tegra->osc.rating = 300; 34262306a36Sopenharmony_ci tegra->osc.read = tegra186_timer_osc_read; 34362306a36Sopenharmony_ci tegra->osc.mask = CLOCKSOURCE_MASK(32); 34462306a36Sopenharmony_ci tegra->osc.flags = CLOCK_SOURCE_IS_CONTINUOUS; 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci return clocksource_register_hz(&tegra->osc, 38400000); 34762306a36Sopenharmony_ci} 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_cistatic u64 tegra186_timer_usec_read(struct clocksource *cs) 35062306a36Sopenharmony_ci{ 35162306a36Sopenharmony_ci struct tegra186_timer *tegra = container_of(cs, struct tegra186_timer, 35262306a36Sopenharmony_ci usec); 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci return readl_relaxed(tegra->regs + TKEUSEC); 35562306a36Sopenharmony_ci} 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_cistatic int tegra186_timer_usec_init(struct tegra186_timer *tegra) 35862306a36Sopenharmony_ci{ 35962306a36Sopenharmony_ci tegra->usec.name = "usec"; 36062306a36Sopenharmony_ci tegra->usec.rating = 300; 36162306a36Sopenharmony_ci tegra->usec.read = tegra186_timer_usec_read; 36262306a36Sopenharmony_ci tegra->usec.mask = CLOCKSOURCE_MASK(32); 36362306a36Sopenharmony_ci tegra->usec.flags = CLOCK_SOURCE_IS_CONTINUOUS; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci return clocksource_register_hz(&tegra->usec, USEC_PER_SEC); 36662306a36Sopenharmony_ci} 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_cistatic irqreturn_t tegra186_timer_irq(int irq, void *data) 36962306a36Sopenharmony_ci{ 37062306a36Sopenharmony_ci struct tegra186_timer *tegra = data; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci if (watchdog_active(&tegra->wdt->base)) { 37362306a36Sopenharmony_ci tegra186_wdt_disable(tegra->wdt); 37462306a36Sopenharmony_ci tegra186_wdt_enable(tegra->wdt); 37562306a36Sopenharmony_ci } 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci return IRQ_HANDLED; 37862306a36Sopenharmony_ci} 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_cistatic int tegra186_timer_probe(struct platform_device *pdev) 38162306a36Sopenharmony_ci{ 38262306a36Sopenharmony_ci struct device *dev = &pdev->dev; 38362306a36Sopenharmony_ci struct tegra186_timer *tegra; 38462306a36Sopenharmony_ci unsigned int irq; 38562306a36Sopenharmony_ci int err; 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci tegra = devm_kzalloc(dev, sizeof(*tegra), GFP_KERNEL); 38862306a36Sopenharmony_ci if (!tegra) 38962306a36Sopenharmony_ci return -ENOMEM; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_ci tegra->soc = of_device_get_match_data(dev); 39262306a36Sopenharmony_ci dev_set_drvdata(dev, tegra); 39362306a36Sopenharmony_ci tegra->dev = dev; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci tegra->regs = devm_platform_ioremap_resource(pdev, 0); 39662306a36Sopenharmony_ci if (IS_ERR(tegra->regs)) 39762306a36Sopenharmony_ci return PTR_ERR(tegra->regs); 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci err = platform_get_irq(pdev, 0); 40062306a36Sopenharmony_ci if (err < 0) 40162306a36Sopenharmony_ci return err; 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci irq = err; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci /* create a watchdog using a preconfigured timer */ 40662306a36Sopenharmony_ci tegra->wdt = tegra186_wdt_create(tegra, 0); 40762306a36Sopenharmony_ci if (IS_ERR(tegra->wdt)) { 40862306a36Sopenharmony_ci err = PTR_ERR(tegra->wdt); 40962306a36Sopenharmony_ci dev_err(dev, "failed to create WDT: %d\n", err); 41062306a36Sopenharmony_ci return err; 41162306a36Sopenharmony_ci } 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci err = tegra186_timer_tsc_init(tegra); 41462306a36Sopenharmony_ci if (err < 0) { 41562306a36Sopenharmony_ci dev_err(dev, "failed to register TSC counter: %d\n", err); 41662306a36Sopenharmony_ci return err; 41762306a36Sopenharmony_ci } 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci err = tegra186_timer_osc_init(tegra); 42062306a36Sopenharmony_ci if (err < 0) { 42162306a36Sopenharmony_ci dev_err(dev, "failed to register OSC counter: %d\n", err); 42262306a36Sopenharmony_ci goto unregister_tsc; 42362306a36Sopenharmony_ci } 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci err = tegra186_timer_usec_init(tegra); 42662306a36Sopenharmony_ci if (err < 0) { 42762306a36Sopenharmony_ci dev_err(dev, "failed to register USEC counter: %d\n", err); 42862306a36Sopenharmony_ci goto unregister_osc; 42962306a36Sopenharmony_ci } 43062306a36Sopenharmony_ci 43162306a36Sopenharmony_ci err = devm_request_irq(dev, irq, tegra186_timer_irq, 0, 43262306a36Sopenharmony_ci "tegra186-timer", tegra); 43362306a36Sopenharmony_ci if (err < 0) { 43462306a36Sopenharmony_ci dev_err(dev, "failed to request IRQ#%u: %d\n", irq, err); 43562306a36Sopenharmony_ci goto unregister_usec; 43662306a36Sopenharmony_ci } 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci return 0; 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ciunregister_usec: 44162306a36Sopenharmony_ci clocksource_unregister(&tegra->usec); 44262306a36Sopenharmony_ciunregister_osc: 44362306a36Sopenharmony_ci clocksource_unregister(&tegra->osc); 44462306a36Sopenharmony_ciunregister_tsc: 44562306a36Sopenharmony_ci clocksource_unregister(&tegra->tsc); 44662306a36Sopenharmony_ci return err; 44762306a36Sopenharmony_ci} 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_cistatic void tegra186_timer_remove(struct platform_device *pdev) 45062306a36Sopenharmony_ci{ 45162306a36Sopenharmony_ci struct tegra186_timer *tegra = platform_get_drvdata(pdev); 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci clocksource_unregister(&tegra->usec); 45462306a36Sopenharmony_ci clocksource_unregister(&tegra->osc); 45562306a36Sopenharmony_ci clocksource_unregister(&tegra->tsc); 45662306a36Sopenharmony_ci} 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_cistatic int __maybe_unused tegra186_timer_suspend(struct device *dev) 45962306a36Sopenharmony_ci{ 46062306a36Sopenharmony_ci struct tegra186_timer *tegra = dev_get_drvdata(dev); 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci if (watchdog_active(&tegra->wdt->base)) 46362306a36Sopenharmony_ci tegra186_wdt_disable(tegra->wdt); 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci return 0; 46662306a36Sopenharmony_ci} 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_cistatic int __maybe_unused tegra186_timer_resume(struct device *dev) 46962306a36Sopenharmony_ci{ 47062306a36Sopenharmony_ci struct tegra186_timer *tegra = dev_get_drvdata(dev); 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci if (watchdog_active(&tegra->wdt->base)) 47362306a36Sopenharmony_ci tegra186_wdt_enable(tegra->wdt); 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ci return 0; 47662306a36Sopenharmony_ci} 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(tegra186_timer_pm_ops, tegra186_timer_suspend, 47962306a36Sopenharmony_ci tegra186_timer_resume); 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_cistatic const struct tegra186_timer_soc tegra186_timer = { 48262306a36Sopenharmony_ci .num_timers = 10, 48362306a36Sopenharmony_ci .num_wdts = 3, 48462306a36Sopenharmony_ci}; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_cistatic const struct tegra186_timer_soc tegra234_timer = { 48762306a36Sopenharmony_ci .num_timers = 16, 48862306a36Sopenharmony_ci .num_wdts = 3, 48962306a36Sopenharmony_ci}; 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_cistatic const struct of_device_id tegra186_timer_of_match[] = { 49262306a36Sopenharmony_ci { .compatible = "nvidia,tegra186-timer", .data = &tegra186_timer }, 49362306a36Sopenharmony_ci { .compatible = "nvidia,tegra234-timer", .data = &tegra234_timer }, 49462306a36Sopenharmony_ci { } 49562306a36Sopenharmony_ci}; 49662306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, tegra186_timer_of_match); 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_cistatic struct platform_driver tegra186_wdt_driver = { 49962306a36Sopenharmony_ci .driver = { 50062306a36Sopenharmony_ci .name = "tegra186-timer", 50162306a36Sopenharmony_ci .pm = &tegra186_timer_pm_ops, 50262306a36Sopenharmony_ci .of_match_table = tegra186_timer_of_match, 50362306a36Sopenharmony_ci }, 50462306a36Sopenharmony_ci .probe = tegra186_timer_probe, 50562306a36Sopenharmony_ci .remove_new = tegra186_timer_remove, 50662306a36Sopenharmony_ci}; 50762306a36Sopenharmony_cimodule_platform_driver(tegra186_wdt_driver); 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ciMODULE_AUTHOR("Thierry Reding <treding@nvidia.com>"); 51062306a36Sopenharmony_ciMODULE_DESCRIPTION("NVIDIA Tegra186 timers driver"); 511