162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2017 Spreadtrum Communications Inc.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/init.h>
762306a36Sopenharmony_ci#include <linux/interrupt.h>
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include "timer-of.h"
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#define TIMER_NAME		"sprd_timer"
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#define TIMER_LOAD_LO		0x0
1462306a36Sopenharmony_ci#define TIMER_LOAD_HI		0x4
1562306a36Sopenharmony_ci#define TIMER_VALUE_LO		0x8
1662306a36Sopenharmony_ci#define TIMER_VALUE_HI		0xc
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#define TIMER_CTL		0x10
1962306a36Sopenharmony_ci#define TIMER_CTL_PERIOD_MODE	BIT(0)
2062306a36Sopenharmony_ci#define TIMER_CTL_ENABLE	BIT(1)
2162306a36Sopenharmony_ci#define TIMER_CTL_64BIT_WIDTH	BIT(16)
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define TIMER_INT		0x14
2462306a36Sopenharmony_ci#define TIMER_INT_EN		BIT(0)
2562306a36Sopenharmony_ci#define TIMER_INT_RAW_STS	BIT(1)
2662306a36Sopenharmony_ci#define TIMER_INT_MASK_STS	BIT(2)
2762306a36Sopenharmony_ci#define TIMER_INT_CLR		BIT(3)
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#define TIMER_VALUE_SHDW_LO	0x18
3062306a36Sopenharmony_ci#define TIMER_VALUE_SHDW_HI	0x1c
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#define TIMER_VALUE_LO_MASK	GENMASK(31, 0)
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistatic void sprd_timer_enable(void __iomem *base, u32 flag)
3562306a36Sopenharmony_ci{
3662306a36Sopenharmony_ci	u32 val = readl_relaxed(base + TIMER_CTL);
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	val |= TIMER_CTL_ENABLE;
3962306a36Sopenharmony_ci	if (flag & TIMER_CTL_64BIT_WIDTH)
4062306a36Sopenharmony_ci		val |= TIMER_CTL_64BIT_WIDTH;
4162306a36Sopenharmony_ci	else
4262306a36Sopenharmony_ci		val &= ~TIMER_CTL_64BIT_WIDTH;
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	if (flag & TIMER_CTL_PERIOD_MODE)
4562306a36Sopenharmony_ci		val |= TIMER_CTL_PERIOD_MODE;
4662306a36Sopenharmony_ci	else
4762306a36Sopenharmony_ci		val &= ~TIMER_CTL_PERIOD_MODE;
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci	writel_relaxed(val, base + TIMER_CTL);
5062306a36Sopenharmony_ci}
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistatic void sprd_timer_disable(void __iomem *base)
5362306a36Sopenharmony_ci{
5462306a36Sopenharmony_ci	u32 val = readl_relaxed(base + TIMER_CTL);
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	val &= ~TIMER_CTL_ENABLE;
5762306a36Sopenharmony_ci	writel_relaxed(val, base + TIMER_CTL);
5862306a36Sopenharmony_ci}
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistatic void sprd_timer_update_counter(void __iomem *base, unsigned long cycles)
6162306a36Sopenharmony_ci{
6262306a36Sopenharmony_ci	writel_relaxed(cycles & TIMER_VALUE_LO_MASK, base + TIMER_LOAD_LO);
6362306a36Sopenharmony_ci	writel_relaxed(0, base + TIMER_LOAD_HI);
6462306a36Sopenharmony_ci}
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_cistatic void sprd_timer_enable_interrupt(void __iomem *base)
6762306a36Sopenharmony_ci{
6862306a36Sopenharmony_ci	writel_relaxed(TIMER_INT_EN, base + TIMER_INT);
6962306a36Sopenharmony_ci}
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistatic void sprd_timer_clear_interrupt(void __iomem *base)
7262306a36Sopenharmony_ci{
7362306a36Sopenharmony_ci	u32 val = readl_relaxed(base + TIMER_INT);
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	val |= TIMER_INT_CLR;
7662306a36Sopenharmony_ci	writel_relaxed(val, base + TIMER_INT);
7762306a36Sopenharmony_ci}
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistatic int sprd_timer_set_next_event(unsigned long cycles,
8062306a36Sopenharmony_ci				     struct clock_event_device *ce)
8162306a36Sopenharmony_ci{
8262306a36Sopenharmony_ci	struct timer_of *to = to_timer_of(ce);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	sprd_timer_disable(timer_of_base(to));
8562306a36Sopenharmony_ci	sprd_timer_update_counter(timer_of_base(to), cycles);
8662306a36Sopenharmony_ci	sprd_timer_enable(timer_of_base(to), 0);
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	return 0;
8962306a36Sopenharmony_ci}
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cistatic int sprd_timer_set_periodic(struct clock_event_device *ce)
9262306a36Sopenharmony_ci{
9362306a36Sopenharmony_ci	struct timer_of *to = to_timer_of(ce);
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	sprd_timer_disable(timer_of_base(to));
9662306a36Sopenharmony_ci	sprd_timer_update_counter(timer_of_base(to), timer_of_period(to));
9762306a36Sopenharmony_ci	sprd_timer_enable(timer_of_base(to), TIMER_CTL_PERIOD_MODE);
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	return 0;
10062306a36Sopenharmony_ci}
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistatic int sprd_timer_shutdown(struct clock_event_device *ce)
10362306a36Sopenharmony_ci{
10462306a36Sopenharmony_ci	struct timer_of *to = to_timer_of(ce);
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	sprd_timer_disable(timer_of_base(to));
10762306a36Sopenharmony_ci	return 0;
10862306a36Sopenharmony_ci}
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic irqreturn_t sprd_timer_interrupt(int irq, void *dev_id)
11162306a36Sopenharmony_ci{
11262306a36Sopenharmony_ci	struct clock_event_device *ce = (struct clock_event_device *)dev_id;
11362306a36Sopenharmony_ci	struct timer_of *to = to_timer_of(ce);
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	sprd_timer_clear_interrupt(timer_of_base(to));
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	if (clockevent_state_oneshot(ce))
11862306a36Sopenharmony_ci		sprd_timer_disable(timer_of_base(to));
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	ce->event_handler(ce);
12162306a36Sopenharmony_ci	return IRQ_HANDLED;
12262306a36Sopenharmony_ci}
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_cistatic struct timer_of to = {
12562306a36Sopenharmony_ci	.flags = TIMER_OF_IRQ | TIMER_OF_BASE | TIMER_OF_CLOCK,
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	.clkevt = {
12862306a36Sopenharmony_ci		.name = TIMER_NAME,
12962306a36Sopenharmony_ci		.rating = 300,
13062306a36Sopenharmony_ci		.features = CLOCK_EVT_FEAT_DYNIRQ | CLOCK_EVT_FEAT_PERIODIC |
13162306a36Sopenharmony_ci			CLOCK_EVT_FEAT_ONESHOT,
13262306a36Sopenharmony_ci		.set_state_shutdown = sprd_timer_shutdown,
13362306a36Sopenharmony_ci		.set_state_periodic = sprd_timer_set_periodic,
13462306a36Sopenharmony_ci		.set_next_event = sprd_timer_set_next_event,
13562306a36Sopenharmony_ci		.cpumask = cpu_possible_mask,
13662306a36Sopenharmony_ci	},
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	.of_irq = {
13962306a36Sopenharmony_ci		.handler = sprd_timer_interrupt,
14062306a36Sopenharmony_ci		.flags = IRQF_TIMER | IRQF_IRQPOLL,
14162306a36Sopenharmony_ci	},
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistatic int __init sprd_timer_init(struct device_node *np)
14562306a36Sopenharmony_ci{
14662306a36Sopenharmony_ci	int ret;
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	ret = timer_of_init(np, &to);
14962306a36Sopenharmony_ci	if (ret)
15062306a36Sopenharmony_ci		return ret;
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	sprd_timer_enable_interrupt(timer_of_base(&to));
15362306a36Sopenharmony_ci	clockevents_config_and_register(&to.clkevt, timer_of_rate(&to),
15462306a36Sopenharmony_ci					1, UINT_MAX);
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	return 0;
15762306a36Sopenharmony_ci}
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_cistatic struct timer_of suspend_to = {
16062306a36Sopenharmony_ci	.flags = TIMER_OF_BASE | TIMER_OF_CLOCK,
16162306a36Sopenharmony_ci};
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_cistatic u64 sprd_suspend_timer_read(struct clocksource *cs)
16462306a36Sopenharmony_ci{
16562306a36Sopenharmony_ci	return ~(u64)readl_relaxed(timer_of_base(&suspend_to) +
16662306a36Sopenharmony_ci				   TIMER_VALUE_SHDW_LO) & cs->mask;
16762306a36Sopenharmony_ci}
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_cistatic int sprd_suspend_timer_enable(struct clocksource *cs)
17062306a36Sopenharmony_ci{
17162306a36Sopenharmony_ci	sprd_timer_update_counter(timer_of_base(&suspend_to),
17262306a36Sopenharmony_ci				  TIMER_VALUE_LO_MASK);
17362306a36Sopenharmony_ci	sprd_timer_enable(timer_of_base(&suspend_to), TIMER_CTL_PERIOD_MODE);
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	return 0;
17662306a36Sopenharmony_ci}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic void sprd_suspend_timer_disable(struct clocksource *cs)
17962306a36Sopenharmony_ci{
18062306a36Sopenharmony_ci	sprd_timer_disable(timer_of_base(&suspend_to));
18162306a36Sopenharmony_ci}
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_cistatic struct clocksource suspend_clocksource = {
18462306a36Sopenharmony_ci	.name	= "sprd_suspend_timer",
18562306a36Sopenharmony_ci	.rating	= 200,
18662306a36Sopenharmony_ci	.read	= sprd_suspend_timer_read,
18762306a36Sopenharmony_ci	.enable = sprd_suspend_timer_enable,
18862306a36Sopenharmony_ci	.disable = sprd_suspend_timer_disable,
18962306a36Sopenharmony_ci	.mask	= CLOCKSOURCE_MASK(32),
19062306a36Sopenharmony_ci	.flags	= CLOCK_SOURCE_IS_CONTINUOUS | CLOCK_SOURCE_SUSPEND_NONSTOP,
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic int __init sprd_suspend_timer_init(struct device_node *np)
19462306a36Sopenharmony_ci{
19562306a36Sopenharmony_ci	int ret;
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	ret = timer_of_init(np, &suspend_to);
19862306a36Sopenharmony_ci	if (ret)
19962306a36Sopenharmony_ci		return ret;
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	clocksource_register_hz(&suspend_clocksource,
20262306a36Sopenharmony_ci				timer_of_rate(&suspend_to));
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci	return 0;
20562306a36Sopenharmony_ci}
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ciTIMER_OF_DECLARE(sc9860_timer, "sprd,sc9860-timer", sprd_timer_init);
20862306a36Sopenharmony_ciTIMER_OF_DECLARE(sc9860_persistent_timer, "sprd,sc9860-suspend-timer",
20962306a36Sopenharmony_ci		 sprd_suspend_timer_init);
210