162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * 64-bit Periodic Interval Timer driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Copyright (C) 2019 Microchip Technology Inc. and its subsidiaries
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Author: Claudiu Beznea <claudiu.beznea@microchip.com>
862306a36Sopenharmony_ci */
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci#include <linux/clk.h>
1162306a36Sopenharmony_ci#include <linux/clockchips.h>
1262306a36Sopenharmony_ci#include <linux/delay.h>
1362306a36Sopenharmony_ci#include <linux/interrupt.h>
1462306a36Sopenharmony_ci#include <linux/of_address.h>
1562306a36Sopenharmony_ci#include <linux/of_irq.h>
1662306a36Sopenharmony_ci#include <linux/sched_clock.h>
1762306a36Sopenharmony_ci#include <linux/slab.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define MCHP_PIT64B_CR			0x00	/* Control Register */
2062306a36Sopenharmony_ci#define MCHP_PIT64B_CR_START		BIT(0)
2162306a36Sopenharmony_ci#define MCHP_PIT64B_CR_SWRST		BIT(8)
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define MCHP_PIT64B_MR			0x04	/* Mode Register */
2462306a36Sopenharmony_ci#define MCHP_PIT64B_MR_CONT		BIT(0)
2562306a36Sopenharmony_ci#define MCHP_PIT64B_MR_ONE_SHOT		(0)
2662306a36Sopenharmony_ci#define MCHP_PIT64B_MR_SGCLK		BIT(3)
2762306a36Sopenharmony_ci#define MCHP_PIT64B_MR_PRES		GENMASK(11, 8)
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#define MCHP_PIT64B_LSB_PR		0x08	/* LSB Period Register */
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#define MCHP_PIT64B_MSB_PR		0x0C	/* MSB Period Register */
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#define MCHP_PIT64B_IER			0x10	/* Interrupt Enable Register */
3462306a36Sopenharmony_ci#define MCHP_PIT64B_IER_PERIOD		BIT(0)
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#define MCHP_PIT64B_ISR			0x1C	/* Interrupt Status Register */
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci#define MCHP_PIT64B_TLSBR		0x20	/* Timer LSB Register */
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci#define MCHP_PIT64B_TMSBR		0x24	/* Timer MSB Register */
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#define MCHP_PIT64B_PRES_MAX		0x10
4362306a36Sopenharmony_ci#define MCHP_PIT64B_LSBMASK		GENMASK_ULL(31, 0)
4462306a36Sopenharmony_ci#define MCHP_PIT64B_PRES_TO_MODE(p)	(MCHP_PIT64B_MR_PRES & ((p) << 8))
4562306a36Sopenharmony_ci#define MCHP_PIT64B_MODE_TO_PRES(m)	((MCHP_PIT64B_MR_PRES & (m)) >> 8)
4662306a36Sopenharmony_ci#define MCHP_PIT64B_DEF_FREQ		5000000UL	/* 5 MHz */
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci#define MCHP_PIT64B_NAME		"pit64b"
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci/**
5162306a36Sopenharmony_ci * struct mchp_pit64b_timer - PIT64B timer data structure
5262306a36Sopenharmony_ci * @base: base address of PIT64B hardware block
5362306a36Sopenharmony_ci * @pclk: PIT64B's peripheral clock
5462306a36Sopenharmony_ci * @gclk: PIT64B's generic clock
5562306a36Sopenharmony_ci * @mode: precomputed value for mode register
5662306a36Sopenharmony_ci */
5762306a36Sopenharmony_cistruct mchp_pit64b_timer {
5862306a36Sopenharmony_ci	void __iomem	*base;
5962306a36Sopenharmony_ci	struct clk	*pclk;
6062306a36Sopenharmony_ci	struct clk	*gclk;
6162306a36Sopenharmony_ci	u32		mode;
6262306a36Sopenharmony_ci};
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci/**
6562306a36Sopenharmony_ci * struct mchp_pit64b_clkevt - PIT64B clockevent data structure
6662306a36Sopenharmony_ci * @timer: PIT64B timer
6762306a36Sopenharmony_ci * @clkevt: clockevent
6862306a36Sopenharmony_ci */
6962306a36Sopenharmony_cistruct mchp_pit64b_clkevt {
7062306a36Sopenharmony_ci	struct mchp_pit64b_timer	timer;
7162306a36Sopenharmony_ci	struct clock_event_device	clkevt;
7262306a36Sopenharmony_ci};
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci#define clkevt_to_mchp_pit64b_timer(x) \
7562306a36Sopenharmony_ci	((struct mchp_pit64b_timer *)container_of(x,\
7662306a36Sopenharmony_ci		struct mchp_pit64b_clkevt, clkevt))
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci/**
7962306a36Sopenharmony_ci * struct mchp_pit64b_clksrc - PIT64B clocksource data structure
8062306a36Sopenharmony_ci * @timer: PIT64B timer
8162306a36Sopenharmony_ci * @clksrc: clocksource
8262306a36Sopenharmony_ci */
8362306a36Sopenharmony_cistruct mchp_pit64b_clksrc {
8462306a36Sopenharmony_ci	struct mchp_pit64b_timer	timer;
8562306a36Sopenharmony_ci	struct clocksource		clksrc;
8662306a36Sopenharmony_ci};
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci#define clksrc_to_mchp_pit64b_timer(x) \
8962306a36Sopenharmony_ci	((struct mchp_pit64b_timer *)container_of(x,\
9062306a36Sopenharmony_ci		struct mchp_pit64b_clksrc, clksrc))
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci/* Base address for clocksource timer. */
9362306a36Sopenharmony_cistatic void __iomem *mchp_pit64b_cs_base;
9462306a36Sopenharmony_ci/* Default cycles for clockevent timer. */
9562306a36Sopenharmony_cistatic u64 mchp_pit64b_ce_cycles;
9662306a36Sopenharmony_ci/* Delay timer. */
9762306a36Sopenharmony_cistatic struct delay_timer mchp_pit64b_dt;
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cistatic inline u64 mchp_pit64b_cnt_read(void __iomem *base)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	unsigned long	flags;
10262306a36Sopenharmony_ci	u32		low, high;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	raw_local_irq_save(flags);
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	/*
10762306a36Sopenharmony_ci	 * When using a 64 bit period TLSB must be read first, followed by the
10862306a36Sopenharmony_ci	 * read of TMSB. This sequence generates an atomic read of the 64 bit
10962306a36Sopenharmony_ci	 * timer value whatever the lapse of time between the accesses.
11062306a36Sopenharmony_ci	 */
11162306a36Sopenharmony_ci	low = readl_relaxed(base + MCHP_PIT64B_TLSBR);
11262306a36Sopenharmony_ci	high = readl_relaxed(base + MCHP_PIT64B_TMSBR);
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	raw_local_irq_restore(flags);
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	return (((u64)high << 32) | low);
11762306a36Sopenharmony_ci}
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_cistatic inline void mchp_pit64b_reset(struct mchp_pit64b_timer *timer,
12062306a36Sopenharmony_ci				     u64 cycles, u32 mode, u32 irqs)
12162306a36Sopenharmony_ci{
12262306a36Sopenharmony_ci	u32 low, high;
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci	low = cycles & MCHP_PIT64B_LSBMASK;
12562306a36Sopenharmony_ci	high = cycles >> 32;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	writel_relaxed(MCHP_PIT64B_CR_SWRST, timer->base + MCHP_PIT64B_CR);
12862306a36Sopenharmony_ci	writel_relaxed(mode | timer->mode, timer->base + MCHP_PIT64B_MR);
12962306a36Sopenharmony_ci	writel_relaxed(high, timer->base + MCHP_PIT64B_MSB_PR);
13062306a36Sopenharmony_ci	writel_relaxed(low, timer->base + MCHP_PIT64B_LSB_PR);
13162306a36Sopenharmony_ci	writel_relaxed(irqs, timer->base + MCHP_PIT64B_IER);
13262306a36Sopenharmony_ci	writel_relaxed(MCHP_PIT64B_CR_START, timer->base + MCHP_PIT64B_CR);
13362306a36Sopenharmony_ci}
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_cistatic void mchp_pit64b_suspend(struct mchp_pit64b_timer *timer)
13662306a36Sopenharmony_ci{
13762306a36Sopenharmony_ci	writel_relaxed(MCHP_PIT64B_CR_SWRST, timer->base + MCHP_PIT64B_CR);
13862306a36Sopenharmony_ci	if (timer->mode & MCHP_PIT64B_MR_SGCLK)
13962306a36Sopenharmony_ci		clk_disable_unprepare(timer->gclk);
14062306a36Sopenharmony_ci	clk_disable_unprepare(timer->pclk);
14162306a36Sopenharmony_ci}
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_cistatic void mchp_pit64b_resume(struct mchp_pit64b_timer *timer)
14462306a36Sopenharmony_ci{
14562306a36Sopenharmony_ci	clk_prepare_enable(timer->pclk);
14662306a36Sopenharmony_ci	if (timer->mode & MCHP_PIT64B_MR_SGCLK)
14762306a36Sopenharmony_ci		clk_prepare_enable(timer->gclk);
14862306a36Sopenharmony_ci}
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cistatic void mchp_pit64b_clksrc_suspend(struct clocksource *cs)
15162306a36Sopenharmony_ci{
15262306a36Sopenharmony_ci	struct mchp_pit64b_timer *timer = clksrc_to_mchp_pit64b_timer(cs);
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	mchp_pit64b_suspend(timer);
15562306a36Sopenharmony_ci}
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic void mchp_pit64b_clksrc_resume(struct clocksource *cs)
15862306a36Sopenharmony_ci{
15962306a36Sopenharmony_ci	struct mchp_pit64b_timer *timer = clksrc_to_mchp_pit64b_timer(cs);
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	mchp_pit64b_resume(timer);
16262306a36Sopenharmony_ci	mchp_pit64b_reset(timer, ULLONG_MAX, MCHP_PIT64B_MR_CONT, 0);
16362306a36Sopenharmony_ci}
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_cistatic u64 mchp_pit64b_clksrc_read(struct clocksource *cs)
16662306a36Sopenharmony_ci{
16762306a36Sopenharmony_ci	return mchp_pit64b_cnt_read(mchp_pit64b_cs_base);
16862306a36Sopenharmony_ci}
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_cistatic u64 notrace mchp_pit64b_sched_read_clk(void)
17162306a36Sopenharmony_ci{
17262306a36Sopenharmony_ci	return mchp_pit64b_cnt_read(mchp_pit64b_cs_base);
17362306a36Sopenharmony_ci}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_cistatic unsigned long notrace mchp_pit64b_dt_read(void)
17662306a36Sopenharmony_ci{
17762306a36Sopenharmony_ci	return mchp_pit64b_cnt_read(mchp_pit64b_cs_base);
17862306a36Sopenharmony_ci}
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_cistatic int mchp_pit64b_clkevt_shutdown(struct clock_event_device *cedev)
18162306a36Sopenharmony_ci{
18262306a36Sopenharmony_ci	struct mchp_pit64b_timer *timer = clkevt_to_mchp_pit64b_timer(cedev);
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	if (!clockevent_state_detached(cedev))
18562306a36Sopenharmony_ci		mchp_pit64b_suspend(timer);
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	return 0;
18862306a36Sopenharmony_ci}
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_cistatic int mchp_pit64b_clkevt_set_periodic(struct clock_event_device *cedev)
19162306a36Sopenharmony_ci{
19262306a36Sopenharmony_ci	struct mchp_pit64b_timer *timer = clkevt_to_mchp_pit64b_timer(cedev);
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	if (clockevent_state_shutdown(cedev))
19562306a36Sopenharmony_ci		mchp_pit64b_resume(timer);
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	mchp_pit64b_reset(timer, mchp_pit64b_ce_cycles, MCHP_PIT64B_MR_CONT,
19862306a36Sopenharmony_ci			  MCHP_PIT64B_IER_PERIOD);
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	return 0;
20162306a36Sopenharmony_ci}
20262306a36Sopenharmony_ci
20362306a36Sopenharmony_cistatic int mchp_pit64b_clkevt_set_oneshot(struct clock_event_device *cedev)
20462306a36Sopenharmony_ci{
20562306a36Sopenharmony_ci	struct mchp_pit64b_timer *timer = clkevt_to_mchp_pit64b_timer(cedev);
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	if (clockevent_state_shutdown(cedev))
20862306a36Sopenharmony_ci		mchp_pit64b_resume(timer);
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	mchp_pit64b_reset(timer, mchp_pit64b_ce_cycles, MCHP_PIT64B_MR_ONE_SHOT,
21162306a36Sopenharmony_ci			  MCHP_PIT64B_IER_PERIOD);
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	return 0;
21462306a36Sopenharmony_ci}
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_cistatic int mchp_pit64b_clkevt_set_next_event(unsigned long evt,
21762306a36Sopenharmony_ci					     struct clock_event_device *cedev)
21862306a36Sopenharmony_ci{
21962306a36Sopenharmony_ci	struct mchp_pit64b_timer *timer = clkevt_to_mchp_pit64b_timer(cedev);
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	mchp_pit64b_reset(timer, evt, MCHP_PIT64B_MR_ONE_SHOT,
22262306a36Sopenharmony_ci			  MCHP_PIT64B_IER_PERIOD);
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	return 0;
22562306a36Sopenharmony_ci}
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_cistatic irqreturn_t mchp_pit64b_interrupt(int irq, void *dev_id)
22862306a36Sopenharmony_ci{
22962306a36Sopenharmony_ci	struct mchp_pit64b_clkevt *irq_data = dev_id;
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	/* Need to clear the interrupt. */
23262306a36Sopenharmony_ci	readl_relaxed(irq_data->timer.base + MCHP_PIT64B_ISR);
23362306a36Sopenharmony_ci
23462306a36Sopenharmony_ci	irq_data->clkevt.event_handler(&irq_data->clkevt);
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	return IRQ_HANDLED;
23762306a36Sopenharmony_ci}
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_cistatic void __init mchp_pit64b_pres_compute(u32 *pres, u32 clk_rate,
24062306a36Sopenharmony_ci					    u32 max_rate)
24162306a36Sopenharmony_ci{
24262306a36Sopenharmony_ci	u32 tmp;
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci	for (*pres = 0; *pres < MCHP_PIT64B_PRES_MAX; (*pres)++) {
24562306a36Sopenharmony_ci		tmp = clk_rate / (*pres + 1);
24662306a36Sopenharmony_ci		if (tmp <= max_rate)
24762306a36Sopenharmony_ci			break;
24862306a36Sopenharmony_ci	}
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	/* Use the biggest prescaler if we didn't match one. */
25162306a36Sopenharmony_ci	if (*pres == MCHP_PIT64B_PRES_MAX)
25262306a36Sopenharmony_ci		*pres = MCHP_PIT64B_PRES_MAX - 1;
25362306a36Sopenharmony_ci}
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci/**
25662306a36Sopenharmony_ci * mchp_pit64b_init_mode() - prepare PIT64B mode register value to be used at
25762306a36Sopenharmony_ci *			     runtime; this includes prescaler and SGCLK bit
25862306a36Sopenharmony_ci * @timer: pointer to pit64b timer to init
25962306a36Sopenharmony_ci * @max_rate: maximum rate that timer's clock could use
26062306a36Sopenharmony_ci *
26162306a36Sopenharmony_ci * PIT64B timer may be fed by gclk or pclk. When gclk is used its rate has to
26262306a36Sopenharmony_ci * be at least 3 times lower that pclk's rate. pclk rate is fixed, gclk rate
26362306a36Sopenharmony_ci * could be changed via clock APIs. The chosen clock (pclk or gclk) could be
26462306a36Sopenharmony_ci * divided by the internal PIT64B's divider.
26562306a36Sopenharmony_ci *
26662306a36Sopenharmony_ci * This function, first tries to use GCLK by requesting the desired rate from
26762306a36Sopenharmony_ci * PMC and then using the internal PIT64B prescaler, if any, to reach the
26862306a36Sopenharmony_ci * requested rate. If PCLK/GCLK < 3 (condition requested by PIT64B hardware)
26962306a36Sopenharmony_ci * then the function falls back on using PCLK as clock source for PIT64B timer
27062306a36Sopenharmony_ci * choosing the highest prescaler in case it doesn't locate one to match the
27162306a36Sopenharmony_ci * requested frequency.
27262306a36Sopenharmony_ci *
27362306a36Sopenharmony_ci * Below is presented the PIT64B block in relation with PMC:
27462306a36Sopenharmony_ci *
27562306a36Sopenharmony_ci *                                PIT64B
27662306a36Sopenharmony_ci *  PMC             +------------------------------------+
27762306a36Sopenharmony_ci * +----+           |   +-----+                          |
27862306a36Sopenharmony_ci * |    |-->gclk -->|-->|     |    +---------+  +-----+  |
27962306a36Sopenharmony_ci * |    |           |   | MUX |--->| Divider |->|timer|  |
28062306a36Sopenharmony_ci * |    |-->pclk -->|-->|     |    +---------+  +-----+  |
28162306a36Sopenharmony_ci * +----+           |   +-----+                          |
28262306a36Sopenharmony_ci *                  |      ^                             |
28362306a36Sopenharmony_ci *                  |     sel                            |
28462306a36Sopenharmony_ci *                  +------------------------------------+
28562306a36Sopenharmony_ci *
28662306a36Sopenharmony_ci * Where:
28762306a36Sopenharmony_ci *	- gclk rate <= pclk rate/3
28862306a36Sopenharmony_ci *	- gclk rate could be requested from PMC
28962306a36Sopenharmony_ci *	- pclk rate is fixed (cannot be requested from PMC)
29062306a36Sopenharmony_ci */
29162306a36Sopenharmony_cistatic int __init mchp_pit64b_init_mode(struct mchp_pit64b_timer *timer,
29262306a36Sopenharmony_ci					unsigned long max_rate)
29362306a36Sopenharmony_ci{
29462306a36Sopenharmony_ci	unsigned long pclk_rate, diff = 0, best_diff = ULONG_MAX;
29562306a36Sopenharmony_ci	long gclk_round = 0;
29662306a36Sopenharmony_ci	u32 pres, best_pres = 0;
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci	pclk_rate = clk_get_rate(timer->pclk);
29962306a36Sopenharmony_ci	if (!pclk_rate)
30062306a36Sopenharmony_ci		return -EINVAL;
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	timer->mode = 0;
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci	/* Try using GCLK. */
30562306a36Sopenharmony_ci	gclk_round = clk_round_rate(timer->gclk, max_rate);
30662306a36Sopenharmony_ci	if (gclk_round < 0)
30762306a36Sopenharmony_ci		goto pclk;
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci	if (pclk_rate / gclk_round < 3)
31062306a36Sopenharmony_ci		goto pclk;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	mchp_pit64b_pres_compute(&pres, gclk_round, max_rate);
31362306a36Sopenharmony_ci	best_diff = abs(gclk_round / (pres + 1) - max_rate);
31462306a36Sopenharmony_ci	best_pres = pres;
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	if (!best_diff) {
31762306a36Sopenharmony_ci		timer->mode |= MCHP_PIT64B_MR_SGCLK;
31862306a36Sopenharmony_ci		clk_set_rate(timer->gclk, gclk_round);
31962306a36Sopenharmony_ci		goto done;
32062306a36Sopenharmony_ci	}
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_cipclk:
32362306a36Sopenharmony_ci	/* Check if requested rate could be obtained using PCLK. */
32462306a36Sopenharmony_ci	mchp_pit64b_pres_compute(&pres, pclk_rate, max_rate);
32562306a36Sopenharmony_ci	diff = abs(pclk_rate / (pres + 1) - max_rate);
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ci	if (best_diff > diff) {
32862306a36Sopenharmony_ci		/* Use PCLK. */
32962306a36Sopenharmony_ci		best_pres = pres;
33062306a36Sopenharmony_ci	} else {
33162306a36Sopenharmony_ci		/* Use GCLK. */
33262306a36Sopenharmony_ci		timer->mode |= MCHP_PIT64B_MR_SGCLK;
33362306a36Sopenharmony_ci		clk_set_rate(timer->gclk, gclk_round);
33462306a36Sopenharmony_ci	}
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_cidone:
33762306a36Sopenharmony_ci	timer->mode |= MCHP_PIT64B_PRES_TO_MODE(best_pres);
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_ci	pr_info("PIT64B: using clk=%s with prescaler %u, freq=%lu [Hz]\n",
34062306a36Sopenharmony_ci		timer->mode & MCHP_PIT64B_MR_SGCLK ? "gclk" : "pclk", best_pres,
34162306a36Sopenharmony_ci		timer->mode & MCHP_PIT64B_MR_SGCLK ?
34262306a36Sopenharmony_ci		gclk_round / (best_pres + 1) : pclk_rate / (best_pres + 1));
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	return 0;
34562306a36Sopenharmony_ci}
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic int __init mchp_pit64b_init_clksrc(struct mchp_pit64b_timer *timer,
34862306a36Sopenharmony_ci					  u32 clk_rate)
34962306a36Sopenharmony_ci{
35062306a36Sopenharmony_ci	struct mchp_pit64b_clksrc *cs;
35162306a36Sopenharmony_ci	int ret;
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	cs = kzalloc(sizeof(*cs), GFP_KERNEL);
35462306a36Sopenharmony_ci	if (!cs)
35562306a36Sopenharmony_ci		return -ENOMEM;
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	mchp_pit64b_resume(timer);
35862306a36Sopenharmony_ci	mchp_pit64b_reset(timer, ULLONG_MAX, MCHP_PIT64B_MR_CONT, 0);
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	mchp_pit64b_cs_base = timer->base;
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	cs->timer.base = timer->base;
36362306a36Sopenharmony_ci	cs->timer.pclk = timer->pclk;
36462306a36Sopenharmony_ci	cs->timer.gclk = timer->gclk;
36562306a36Sopenharmony_ci	cs->timer.mode = timer->mode;
36662306a36Sopenharmony_ci	cs->clksrc.name = MCHP_PIT64B_NAME;
36762306a36Sopenharmony_ci	cs->clksrc.mask = CLOCKSOURCE_MASK(64);
36862306a36Sopenharmony_ci	cs->clksrc.flags = CLOCK_SOURCE_IS_CONTINUOUS;
36962306a36Sopenharmony_ci	cs->clksrc.rating = 210;
37062306a36Sopenharmony_ci	cs->clksrc.read = mchp_pit64b_clksrc_read;
37162306a36Sopenharmony_ci	cs->clksrc.suspend = mchp_pit64b_clksrc_suspend;
37262306a36Sopenharmony_ci	cs->clksrc.resume = mchp_pit64b_clksrc_resume;
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	ret = clocksource_register_hz(&cs->clksrc, clk_rate);
37562306a36Sopenharmony_ci	if (ret) {
37662306a36Sopenharmony_ci		pr_debug("clksrc: Failed to register PIT64B clocksource!\n");
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci		/* Stop timer. */
37962306a36Sopenharmony_ci		mchp_pit64b_suspend(timer);
38062306a36Sopenharmony_ci		kfree(cs);
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci		return ret;
38362306a36Sopenharmony_ci	}
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci	sched_clock_register(mchp_pit64b_sched_read_clk, 64, clk_rate);
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci	mchp_pit64b_dt.read_current_timer = mchp_pit64b_dt_read;
38862306a36Sopenharmony_ci	mchp_pit64b_dt.freq = clk_rate;
38962306a36Sopenharmony_ci	register_current_timer_delay(&mchp_pit64b_dt);
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	return 0;
39262306a36Sopenharmony_ci}
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_cistatic int __init mchp_pit64b_init_clkevt(struct mchp_pit64b_timer *timer,
39562306a36Sopenharmony_ci					  u32 clk_rate, u32 irq)
39662306a36Sopenharmony_ci{
39762306a36Sopenharmony_ci	struct mchp_pit64b_clkevt *ce;
39862306a36Sopenharmony_ci	int ret;
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	ce = kzalloc(sizeof(*ce), GFP_KERNEL);
40162306a36Sopenharmony_ci	if (!ce)
40262306a36Sopenharmony_ci		return -ENOMEM;
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_ci	mchp_pit64b_ce_cycles = DIV_ROUND_CLOSEST(clk_rate, HZ);
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_ci	ce->timer.base = timer->base;
40762306a36Sopenharmony_ci	ce->timer.pclk = timer->pclk;
40862306a36Sopenharmony_ci	ce->timer.gclk = timer->gclk;
40962306a36Sopenharmony_ci	ce->timer.mode = timer->mode;
41062306a36Sopenharmony_ci	ce->clkevt.name = MCHP_PIT64B_NAME;
41162306a36Sopenharmony_ci	ce->clkevt.features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC;
41262306a36Sopenharmony_ci	ce->clkevt.rating = 150;
41362306a36Sopenharmony_ci	ce->clkevt.set_state_shutdown = mchp_pit64b_clkevt_shutdown;
41462306a36Sopenharmony_ci	ce->clkevt.set_state_periodic = mchp_pit64b_clkevt_set_periodic;
41562306a36Sopenharmony_ci	ce->clkevt.set_state_oneshot = mchp_pit64b_clkevt_set_oneshot;
41662306a36Sopenharmony_ci	ce->clkevt.set_next_event = mchp_pit64b_clkevt_set_next_event;
41762306a36Sopenharmony_ci	ce->clkevt.cpumask = cpumask_of(0);
41862306a36Sopenharmony_ci	ce->clkevt.irq = irq;
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	ret = request_irq(irq, mchp_pit64b_interrupt, IRQF_TIMER,
42162306a36Sopenharmony_ci			  "pit64b_tick", ce);
42262306a36Sopenharmony_ci	if (ret) {
42362306a36Sopenharmony_ci		pr_debug("clkevt: Failed to setup PIT64B IRQ\n");
42462306a36Sopenharmony_ci		kfree(ce);
42562306a36Sopenharmony_ci		return ret;
42662306a36Sopenharmony_ci	}
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci	clockevents_config_and_register(&ce->clkevt, clk_rate, 1, ULONG_MAX);
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	return 0;
43162306a36Sopenharmony_ci}
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_cistatic int __init mchp_pit64b_dt_init_timer(struct device_node *node,
43462306a36Sopenharmony_ci					    bool clkevt)
43562306a36Sopenharmony_ci{
43662306a36Sopenharmony_ci	struct mchp_pit64b_timer timer;
43762306a36Sopenharmony_ci	unsigned long clk_rate;
43862306a36Sopenharmony_ci	u32 irq = 0;
43962306a36Sopenharmony_ci	int ret;
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_ci	/* Parse DT node. */
44262306a36Sopenharmony_ci	timer.pclk = of_clk_get_by_name(node, "pclk");
44362306a36Sopenharmony_ci	if (IS_ERR(timer.pclk))
44462306a36Sopenharmony_ci		return PTR_ERR(timer.pclk);
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci	timer.gclk = of_clk_get_by_name(node, "gclk");
44762306a36Sopenharmony_ci	if (IS_ERR(timer.gclk))
44862306a36Sopenharmony_ci		return PTR_ERR(timer.gclk);
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	timer.base = of_iomap(node, 0);
45162306a36Sopenharmony_ci	if (!timer.base)
45262306a36Sopenharmony_ci		return -ENXIO;
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci	if (clkevt) {
45562306a36Sopenharmony_ci		irq = irq_of_parse_and_map(node, 0);
45662306a36Sopenharmony_ci		if (!irq) {
45762306a36Sopenharmony_ci			ret = -ENODEV;
45862306a36Sopenharmony_ci			goto io_unmap;
45962306a36Sopenharmony_ci		}
46062306a36Sopenharmony_ci	}
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci	/* Initialize mode (prescaler + SGCK bit). To be used at runtime. */
46362306a36Sopenharmony_ci	ret = mchp_pit64b_init_mode(&timer, MCHP_PIT64B_DEF_FREQ);
46462306a36Sopenharmony_ci	if (ret)
46562306a36Sopenharmony_ci		goto irq_unmap;
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci	if (timer.mode & MCHP_PIT64B_MR_SGCLK)
46862306a36Sopenharmony_ci		clk_rate = clk_get_rate(timer.gclk);
46962306a36Sopenharmony_ci	else
47062306a36Sopenharmony_ci		clk_rate = clk_get_rate(timer.pclk);
47162306a36Sopenharmony_ci	clk_rate = clk_rate / (MCHP_PIT64B_MODE_TO_PRES(timer.mode) + 1);
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_ci	if (clkevt)
47462306a36Sopenharmony_ci		ret = mchp_pit64b_init_clkevt(&timer, clk_rate, irq);
47562306a36Sopenharmony_ci	else
47662306a36Sopenharmony_ci		ret = mchp_pit64b_init_clksrc(&timer, clk_rate);
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	if (ret)
47962306a36Sopenharmony_ci		goto irq_unmap;
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_ci	return 0;
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ciirq_unmap:
48462306a36Sopenharmony_ci	irq_dispose_mapping(irq);
48562306a36Sopenharmony_ciio_unmap:
48662306a36Sopenharmony_ci	iounmap(timer.base);
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci	return ret;
48962306a36Sopenharmony_ci}
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_cistatic int __init mchp_pit64b_dt_init(struct device_node *node)
49262306a36Sopenharmony_ci{
49362306a36Sopenharmony_ci	static int inits;
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_ci	switch (inits++) {
49662306a36Sopenharmony_ci	case 0:
49762306a36Sopenharmony_ci		/* 1st request, register clockevent. */
49862306a36Sopenharmony_ci		return mchp_pit64b_dt_init_timer(node, true);
49962306a36Sopenharmony_ci	case 1:
50062306a36Sopenharmony_ci		/* 2nd request, register clocksource. */
50162306a36Sopenharmony_ci		return mchp_pit64b_dt_init_timer(node, false);
50262306a36Sopenharmony_ci	}
50362306a36Sopenharmony_ci
50462306a36Sopenharmony_ci	/* The rest, don't care. */
50562306a36Sopenharmony_ci	return -EINVAL;
50662306a36Sopenharmony_ci}
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ciTIMER_OF_DECLARE(mchp_pit64b, "microchip,sam9x60-pit64b", mchp_pit64b_dt_init);
509