162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Mediatek SoCs General-Purpose Timer handling. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2014 Matthias Brugger 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Matthias Brugger <matthias.bgg@gmail.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/clockchips.h> 1362306a36Sopenharmony_ci#include <linux/clocksource.h> 1462306a36Sopenharmony_ci#include <linux/interrupt.h> 1562306a36Sopenharmony_ci#include <linux/irqreturn.h> 1662306a36Sopenharmony_ci#include <linux/sched_clock.h> 1762306a36Sopenharmony_ci#include <linux/slab.h> 1862306a36Sopenharmony_ci#include "timer-of.h" 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define TIMER_CLK_EVT (1) 2162306a36Sopenharmony_ci#define TIMER_CLK_SRC (2) 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define TIMER_SYNC_TICKS (3) 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci/* gpt */ 2662306a36Sopenharmony_ci#define GPT_IRQ_EN_REG 0x00 2762306a36Sopenharmony_ci#define GPT_IRQ_ENABLE(val) BIT((val) - 1) 2862306a36Sopenharmony_ci#define GPT_IRQ_ACK_REG 0x08 2962306a36Sopenharmony_ci#define GPT_IRQ_ACK(val) BIT((val) - 1) 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#define GPT_CTRL_REG(val) (0x10 * (val)) 3262306a36Sopenharmony_ci#define GPT_CTRL_OP(val) (((val) & 0x3) << 4) 3362306a36Sopenharmony_ci#define GPT_CTRL_OP_ONESHOT (0) 3462306a36Sopenharmony_ci#define GPT_CTRL_OP_REPEAT (1) 3562306a36Sopenharmony_ci#define GPT_CTRL_OP_FREERUN (3) 3662306a36Sopenharmony_ci#define GPT_CTRL_CLEAR (2) 3762306a36Sopenharmony_ci#define GPT_CTRL_ENABLE (1) 3862306a36Sopenharmony_ci#define GPT_CTRL_DISABLE (0) 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#define GPT_CLK_REG(val) (0x04 + (0x10 * (val))) 4162306a36Sopenharmony_ci#define GPT_CLK_SRC(val) (((val) & 0x1) << 4) 4262306a36Sopenharmony_ci#define GPT_CLK_SRC_SYS13M (0) 4362306a36Sopenharmony_ci#define GPT_CLK_SRC_RTC32K (1) 4462306a36Sopenharmony_ci#define GPT_CLK_DIV1 (0x0) 4562306a36Sopenharmony_ci#define GPT_CLK_DIV2 (0x1) 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci#define GPT_CNT_REG(val) (0x08 + (0x10 * (val))) 4862306a36Sopenharmony_ci#define GPT_CMP_REG(val) (0x0C + (0x10 * (val))) 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci/* system timer */ 5162306a36Sopenharmony_ci#define SYST_BASE (0x40) 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci#define SYST_CON (SYST_BASE + 0x0) 5462306a36Sopenharmony_ci#define SYST_VAL (SYST_BASE + 0x4) 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci#define SYST_CON_REG(to) (timer_of_base(to) + SYST_CON) 5762306a36Sopenharmony_ci#define SYST_VAL_REG(to) (timer_of_base(to) + SYST_VAL) 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci/* 6062306a36Sopenharmony_ci * SYST_CON_EN: Clock enable. Shall be set to 6162306a36Sopenharmony_ci * - Start timer countdown. 6262306a36Sopenharmony_ci * - Allow timeout ticks being updated. 6362306a36Sopenharmony_ci * - Allow changing interrupt status,like clear irq pending. 6462306a36Sopenharmony_ci * 6562306a36Sopenharmony_ci * SYST_CON_IRQ_EN: Set to enable interrupt. 6662306a36Sopenharmony_ci * 6762306a36Sopenharmony_ci * SYST_CON_IRQ_CLR: Set to clear interrupt. 6862306a36Sopenharmony_ci */ 6962306a36Sopenharmony_ci#define SYST_CON_EN BIT(0) 7062306a36Sopenharmony_ci#define SYST_CON_IRQ_EN BIT(1) 7162306a36Sopenharmony_ci#define SYST_CON_IRQ_CLR BIT(4) 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_cistatic void __iomem *gpt_sched_reg __read_mostly; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistatic void mtk_syst_ack_irq(struct timer_of *to) 7662306a36Sopenharmony_ci{ 7762306a36Sopenharmony_ci /* Clear and disable interrupt */ 7862306a36Sopenharmony_ci writel(SYST_CON_EN, SYST_CON_REG(to)); 7962306a36Sopenharmony_ci writel(SYST_CON_IRQ_CLR | SYST_CON_EN, SYST_CON_REG(to)); 8062306a36Sopenharmony_ci} 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic irqreturn_t mtk_syst_handler(int irq, void *dev_id) 8362306a36Sopenharmony_ci{ 8462306a36Sopenharmony_ci struct clock_event_device *clkevt = dev_id; 8562306a36Sopenharmony_ci struct timer_of *to = to_timer_of(clkevt); 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci mtk_syst_ack_irq(to); 8862306a36Sopenharmony_ci clkevt->event_handler(clkevt); 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci return IRQ_HANDLED; 9162306a36Sopenharmony_ci} 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic int mtk_syst_clkevt_next_event(unsigned long ticks, 9462306a36Sopenharmony_ci struct clock_event_device *clkevt) 9562306a36Sopenharmony_ci{ 9662306a36Sopenharmony_ci struct timer_of *to = to_timer_of(clkevt); 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci /* Enable clock to allow timeout tick update later */ 9962306a36Sopenharmony_ci writel(SYST_CON_EN, SYST_CON_REG(to)); 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci /* 10262306a36Sopenharmony_ci * Write new timeout ticks. Timer shall start countdown 10362306a36Sopenharmony_ci * after timeout ticks are updated. 10462306a36Sopenharmony_ci */ 10562306a36Sopenharmony_ci writel(ticks, SYST_VAL_REG(to)); 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci /* Enable interrupt */ 10862306a36Sopenharmony_ci writel(SYST_CON_EN | SYST_CON_IRQ_EN, SYST_CON_REG(to)); 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci return 0; 11162306a36Sopenharmony_ci} 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic int mtk_syst_clkevt_shutdown(struct clock_event_device *clkevt) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci /* Clear any irq */ 11662306a36Sopenharmony_ci mtk_syst_ack_irq(to_timer_of(clkevt)); 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci /* Disable timer */ 11962306a36Sopenharmony_ci writel(0, SYST_CON_REG(to_timer_of(clkevt))); 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci return 0; 12262306a36Sopenharmony_ci} 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic int mtk_syst_clkevt_resume(struct clock_event_device *clkevt) 12562306a36Sopenharmony_ci{ 12662306a36Sopenharmony_ci return mtk_syst_clkevt_shutdown(clkevt); 12762306a36Sopenharmony_ci} 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_cistatic int mtk_syst_clkevt_oneshot(struct clock_event_device *clkevt) 13062306a36Sopenharmony_ci{ 13162306a36Sopenharmony_ci return 0; 13262306a36Sopenharmony_ci} 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic u64 notrace mtk_gpt_read_sched_clock(void) 13562306a36Sopenharmony_ci{ 13662306a36Sopenharmony_ci return readl_relaxed(gpt_sched_reg); 13762306a36Sopenharmony_ci} 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic void mtk_gpt_clkevt_time_stop(struct timer_of *to, u8 timer) 14062306a36Sopenharmony_ci{ 14162306a36Sopenharmony_ci u32 val; 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci val = readl(timer_of_base(to) + GPT_CTRL_REG(timer)); 14462306a36Sopenharmony_ci writel(val & ~GPT_CTRL_ENABLE, timer_of_base(to) + 14562306a36Sopenharmony_ci GPT_CTRL_REG(timer)); 14662306a36Sopenharmony_ci} 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic void mtk_gpt_clkevt_time_setup(struct timer_of *to, 14962306a36Sopenharmony_ci unsigned long delay, u8 timer) 15062306a36Sopenharmony_ci{ 15162306a36Sopenharmony_ci writel(delay, timer_of_base(to) + GPT_CMP_REG(timer)); 15262306a36Sopenharmony_ci} 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_cistatic void mtk_gpt_clkevt_time_start(struct timer_of *to, 15562306a36Sopenharmony_ci bool periodic, u8 timer) 15662306a36Sopenharmony_ci{ 15762306a36Sopenharmony_ci u32 val; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci /* Acknowledge interrupt */ 16062306a36Sopenharmony_ci writel(GPT_IRQ_ACK(timer), timer_of_base(to) + GPT_IRQ_ACK_REG); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci val = readl(timer_of_base(to) + GPT_CTRL_REG(timer)); 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci /* Clear 2 bit timer operation mode field */ 16562306a36Sopenharmony_ci val &= ~GPT_CTRL_OP(0x3); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci if (periodic) 16862306a36Sopenharmony_ci val |= GPT_CTRL_OP(GPT_CTRL_OP_REPEAT); 16962306a36Sopenharmony_ci else 17062306a36Sopenharmony_ci val |= GPT_CTRL_OP(GPT_CTRL_OP_ONESHOT); 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci writel(val | GPT_CTRL_ENABLE | GPT_CTRL_CLEAR, 17362306a36Sopenharmony_ci timer_of_base(to) + GPT_CTRL_REG(timer)); 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_cistatic int mtk_gpt_clkevt_shutdown(struct clock_event_device *clk) 17762306a36Sopenharmony_ci{ 17862306a36Sopenharmony_ci mtk_gpt_clkevt_time_stop(to_timer_of(clk), TIMER_CLK_EVT); 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci return 0; 18162306a36Sopenharmony_ci} 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_cistatic int mtk_gpt_clkevt_set_periodic(struct clock_event_device *clk) 18462306a36Sopenharmony_ci{ 18562306a36Sopenharmony_ci struct timer_of *to = to_timer_of(clk); 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci mtk_gpt_clkevt_time_stop(to, TIMER_CLK_EVT); 18862306a36Sopenharmony_ci mtk_gpt_clkevt_time_setup(to, to->of_clk.period, TIMER_CLK_EVT); 18962306a36Sopenharmony_ci mtk_gpt_clkevt_time_start(to, true, TIMER_CLK_EVT); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci return 0; 19262306a36Sopenharmony_ci} 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic int mtk_gpt_clkevt_next_event(unsigned long event, 19562306a36Sopenharmony_ci struct clock_event_device *clk) 19662306a36Sopenharmony_ci{ 19762306a36Sopenharmony_ci struct timer_of *to = to_timer_of(clk); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci mtk_gpt_clkevt_time_stop(to, TIMER_CLK_EVT); 20062306a36Sopenharmony_ci mtk_gpt_clkevt_time_setup(to, event, TIMER_CLK_EVT); 20162306a36Sopenharmony_ci mtk_gpt_clkevt_time_start(to, false, TIMER_CLK_EVT); 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci return 0; 20462306a36Sopenharmony_ci} 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic irqreturn_t mtk_gpt_interrupt(int irq, void *dev_id) 20762306a36Sopenharmony_ci{ 20862306a36Sopenharmony_ci struct clock_event_device *clkevt = (struct clock_event_device *)dev_id; 20962306a36Sopenharmony_ci struct timer_of *to = to_timer_of(clkevt); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci /* Acknowledge timer0 irq */ 21262306a36Sopenharmony_ci writel(GPT_IRQ_ACK(TIMER_CLK_EVT), timer_of_base(to) + GPT_IRQ_ACK_REG); 21362306a36Sopenharmony_ci clkevt->event_handler(clkevt); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci return IRQ_HANDLED; 21662306a36Sopenharmony_ci} 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic void 21962306a36Sopenharmony_ci__init mtk_gpt_setup(struct timer_of *to, u8 timer, u8 option) 22062306a36Sopenharmony_ci{ 22162306a36Sopenharmony_ci writel(GPT_CTRL_CLEAR | GPT_CTRL_DISABLE, 22262306a36Sopenharmony_ci timer_of_base(to) + GPT_CTRL_REG(timer)); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci writel(GPT_CLK_SRC(GPT_CLK_SRC_SYS13M) | GPT_CLK_DIV1, 22562306a36Sopenharmony_ci timer_of_base(to) + GPT_CLK_REG(timer)); 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci writel(0x0, timer_of_base(to) + GPT_CMP_REG(timer)); 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci writel(GPT_CTRL_OP(option) | GPT_CTRL_ENABLE, 23062306a36Sopenharmony_ci timer_of_base(to) + GPT_CTRL_REG(timer)); 23162306a36Sopenharmony_ci} 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic void mtk_gpt_enable_irq(struct timer_of *to, u8 timer) 23462306a36Sopenharmony_ci{ 23562306a36Sopenharmony_ci u32 val; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci /* Disable all interrupts */ 23862306a36Sopenharmony_ci writel(0x0, timer_of_base(to) + GPT_IRQ_EN_REG); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci /* Acknowledge all spurious pending interrupts */ 24162306a36Sopenharmony_ci writel(0x3f, timer_of_base(to) + GPT_IRQ_ACK_REG); 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci val = readl(timer_of_base(to) + GPT_IRQ_EN_REG); 24462306a36Sopenharmony_ci writel(val | GPT_IRQ_ENABLE(timer), 24562306a36Sopenharmony_ci timer_of_base(to) + GPT_IRQ_EN_REG); 24662306a36Sopenharmony_ci} 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_cistatic void mtk_gpt_resume(struct clock_event_device *clk) 24962306a36Sopenharmony_ci{ 25062306a36Sopenharmony_ci struct timer_of *to = to_timer_of(clk); 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci mtk_gpt_enable_irq(to, TIMER_CLK_EVT); 25362306a36Sopenharmony_ci} 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_cistatic void mtk_gpt_suspend(struct clock_event_device *clk) 25662306a36Sopenharmony_ci{ 25762306a36Sopenharmony_ci struct timer_of *to = to_timer_of(clk); 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci /* Disable all interrupts */ 26062306a36Sopenharmony_ci writel(0x0, timer_of_base(to) + GPT_IRQ_EN_REG); 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci /* 26362306a36Sopenharmony_ci * This is called with interrupts disabled, 26462306a36Sopenharmony_ci * so we need to ack any interrupt that is pending 26562306a36Sopenharmony_ci * or for example ATF will prevent a suspend from completing. 26662306a36Sopenharmony_ci */ 26762306a36Sopenharmony_ci writel(0x3f, timer_of_base(to) + GPT_IRQ_ACK_REG); 26862306a36Sopenharmony_ci} 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_cistatic struct timer_of to = { 27162306a36Sopenharmony_ci .flags = TIMER_OF_IRQ | TIMER_OF_BASE | TIMER_OF_CLOCK, 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci .clkevt = { 27462306a36Sopenharmony_ci .name = "mtk-clkevt", 27562306a36Sopenharmony_ci .rating = 300, 27662306a36Sopenharmony_ci .cpumask = cpu_possible_mask, 27762306a36Sopenharmony_ci }, 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci .of_irq = { 28062306a36Sopenharmony_ci .flags = IRQF_TIMER | IRQF_IRQPOLL, 28162306a36Sopenharmony_ci }, 28262306a36Sopenharmony_ci}; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_cistatic int __init mtk_syst_init(struct device_node *node) 28562306a36Sopenharmony_ci{ 28662306a36Sopenharmony_ci int ret; 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci to.clkevt.features = CLOCK_EVT_FEAT_DYNIRQ | CLOCK_EVT_FEAT_ONESHOT; 28962306a36Sopenharmony_ci to.clkevt.set_state_shutdown = mtk_syst_clkevt_shutdown; 29062306a36Sopenharmony_ci to.clkevt.set_state_oneshot = mtk_syst_clkevt_oneshot; 29162306a36Sopenharmony_ci to.clkevt.tick_resume = mtk_syst_clkevt_resume; 29262306a36Sopenharmony_ci to.clkevt.set_next_event = mtk_syst_clkevt_next_event; 29362306a36Sopenharmony_ci to.of_irq.handler = mtk_syst_handler; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci ret = timer_of_init(node, &to); 29662306a36Sopenharmony_ci if (ret) 29762306a36Sopenharmony_ci return ret; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci clockevents_config_and_register(&to.clkevt, timer_of_rate(&to), 30062306a36Sopenharmony_ci TIMER_SYNC_TICKS, 0xffffffff); 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci return 0; 30362306a36Sopenharmony_ci} 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cistatic int __init mtk_gpt_init(struct device_node *node) 30662306a36Sopenharmony_ci{ 30762306a36Sopenharmony_ci int ret; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci to.clkevt.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT; 31062306a36Sopenharmony_ci to.clkevt.set_state_shutdown = mtk_gpt_clkevt_shutdown; 31162306a36Sopenharmony_ci to.clkevt.set_state_periodic = mtk_gpt_clkevt_set_periodic; 31262306a36Sopenharmony_ci to.clkevt.set_state_oneshot = mtk_gpt_clkevt_shutdown; 31362306a36Sopenharmony_ci to.clkevt.tick_resume = mtk_gpt_clkevt_shutdown; 31462306a36Sopenharmony_ci to.clkevt.set_next_event = mtk_gpt_clkevt_next_event; 31562306a36Sopenharmony_ci to.clkevt.suspend = mtk_gpt_suspend; 31662306a36Sopenharmony_ci to.clkevt.resume = mtk_gpt_resume; 31762306a36Sopenharmony_ci to.of_irq.handler = mtk_gpt_interrupt; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci ret = timer_of_init(node, &to); 32062306a36Sopenharmony_ci if (ret) 32162306a36Sopenharmony_ci return ret; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci /* Configure clock source */ 32462306a36Sopenharmony_ci mtk_gpt_setup(&to, TIMER_CLK_SRC, GPT_CTRL_OP_FREERUN); 32562306a36Sopenharmony_ci clocksource_mmio_init(timer_of_base(&to) + GPT_CNT_REG(TIMER_CLK_SRC), 32662306a36Sopenharmony_ci node->name, timer_of_rate(&to), 300, 32, 32762306a36Sopenharmony_ci clocksource_mmio_readl_up); 32862306a36Sopenharmony_ci gpt_sched_reg = timer_of_base(&to) + GPT_CNT_REG(TIMER_CLK_SRC); 32962306a36Sopenharmony_ci sched_clock_register(mtk_gpt_read_sched_clock, 32, timer_of_rate(&to)); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci /* Configure clock event */ 33262306a36Sopenharmony_ci mtk_gpt_setup(&to, TIMER_CLK_EVT, GPT_CTRL_OP_REPEAT); 33362306a36Sopenharmony_ci clockevents_config_and_register(&to.clkevt, timer_of_rate(&to), 33462306a36Sopenharmony_ci TIMER_SYNC_TICKS, 0xffffffff); 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci mtk_gpt_enable_irq(&to, TIMER_CLK_EVT); 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_ci return 0; 33962306a36Sopenharmony_ci} 34062306a36Sopenharmony_ciTIMER_OF_DECLARE(mtk_mt6577, "mediatek,mt6577-timer", mtk_gpt_init); 34162306a36Sopenharmony_ciTIMER_OF_DECLARE(mtk_mt6765, "mediatek,mt6765-timer", mtk_syst_init); 342