162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Clocksource driver for NXP LPC32xx/18xx/43xx timer 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2015 Joachim Eastwood <manabian@gmail.com> 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Based on: 862306a36Sopenharmony_ci * time-efm32 Copyright (C) 2013 Pengutronix 962306a36Sopenharmony_ci * mach-lpc32xx/timer.c Copyright (C) 2009 - 2010 NXP Semiconductors 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#define pr_fmt(fmt) "%s: " fmt, __func__ 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <linux/clk.h> 1562306a36Sopenharmony_ci#include <linux/clockchips.h> 1662306a36Sopenharmony_ci#include <linux/clocksource.h> 1762306a36Sopenharmony_ci#include <linux/delay.h> 1862306a36Sopenharmony_ci#include <linux/interrupt.h> 1962306a36Sopenharmony_ci#include <linux/irq.h> 2062306a36Sopenharmony_ci#include <linux/kernel.h> 2162306a36Sopenharmony_ci#include <linux/of.h> 2262306a36Sopenharmony_ci#include <linux/of_address.h> 2362306a36Sopenharmony_ci#include <linux/of_irq.h> 2462306a36Sopenharmony_ci#include <linux/sched_clock.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#define LPC32XX_TIMER_IR 0x000 2762306a36Sopenharmony_ci#define LPC32XX_TIMER_IR_MR0INT BIT(0) 2862306a36Sopenharmony_ci#define LPC32XX_TIMER_TCR 0x004 2962306a36Sopenharmony_ci#define LPC32XX_TIMER_TCR_CEN BIT(0) 3062306a36Sopenharmony_ci#define LPC32XX_TIMER_TCR_CRST BIT(1) 3162306a36Sopenharmony_ci#define LPC32XX_TIMER_TC 0x008 3262306a36Sopenharmony_ci#define LPC32XX_TIMER_PR 0x00c 3362306a36Sopenharmony_ci#define LPC32XX_TIMER_MCR 0x014 3462306a36Sopenharmony_ci#define LPC32XX_TIMER_MCR_MR0I BIT(0) 3562306a36Sopenharmony_ci#define LPC32XX_TIMER_MCR_MR0R BIT(1) 3662306a36Sopenharmony_ci#define LPC32XX_TIMER_MCR_MR0S BIT(2) 3762306a36Sopenharmony_ci#define LPC32XX_TIMER_MR0 0x018 3862306a36Sopenharmony_ci#define LPC32XX_TIMER_CTCR 0x070 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistruct lpc32xx_clock_event_ddata { 4162306a36Sopenharmony_ci struct clock_event_device evtdev; 4262306a36Sopenharmony_ci void __iomem *base; 4362306a36Sopenharmony_ci u32 ticks_per_jiffy; 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci/* Needed for the sched clock */ 4762306a36Sopenharmony_cistatic void __iomem *clocksource_timer_counter; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic u64 notrace lpc32xx_read_sched_clock(void) 5062306a36Sopenharmony_ci{ 5162306a36Sopenharmony_ci return readl(clocksource_timer_counter); 5262306a36Sopenharmony_ci} 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic unsigned long lpc32xx_delay_timer_read(void) 5562306a36Sopenharmony_ci{ 5662306a36Sopenharmony_ci return readl(clocksource_timer_counter); 5762306a36Sopenharmony_ci} 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cistatic struct delay_timer lpc32xx_delay_timer = { 6062306a36Sopenharmony_ci .read_current_timer = lpc32xx_delay_timer_read, 6162306a36Sopenharmony_ci}; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_cistatic int lpc32xx_clkevt_next_event(unsigned long delta, 6462306a36Sopenharmony_ci struct clock_event_device *evtdev) 6562306a36Sopenharmony_ci{ 6662306a36Sopenharmony_ci struct lpc32xx_clock_event_ddata *ddata = 6762306a36Sopenharmony_ci container_of(evtdev, struct lpc32xx_clock_event_ddata, evtdev); 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci /* 7062306a36Sopenharmony_ci * Place timer in reset and program the delta in the match 7162306a36Sopenharmony_ci * channel 0 (MR0). When the timer counter matches the value 7262306a36Sopenharmony_ci * in MR0 register the match will trigger an interrupt. 7362306a36Sopenharmony_ci * After setup the timer is released from reset and enabled. 7462306a36Sopenharmony_ci */ 7562306a36Sopenharmony_ci writel_relaxed(LPC32XX_TIMER_TCR_CRST, ddata->base + LPC32XX_TIMER_TCR); 7662306a36Sopenharmony_ci writel_relaxed(delta, ddata->base + LPC32XX_TIMER_MR0); 7762306a36Sopenharmony_ci writel_relaxed(LPC32XX_TIMER_TCR_CEN, ddata->base + LPC32XX_TIMER_TCR); 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci return 0; 8062306a36Sopenharmony_ci} 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic int lpc32xx_clkevt_shutdown(struct clock_event_device *evtdev) 8362306a36Sopenharmony_ci{ 8462306a36Sopenharmony_ci struct lpc32xx_clock_event_ddata *ddata = 8562306a36Sopenharmony_ci container_of(evtdev, struct lpc32xx_clock_event_ddata, evtdev); 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci /* Disable the timer */ 8862306a36Sopenharmony_ci writel_relaxed(0, ddata->base + LPC32XX_TIMER_TCR); 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci return 0; 9162306a36Sopenharmony_ci} 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_cistatic int lpc32xx_clkevt_oneshot(struct clock_event_device *evtdev) 9462306a36Sopenharmony_ci{ 9562306a36Sopenharmony_ci struct lpc32xx_clock_event_ddata *ddata = 9662306a36Sopenharmony_ci container_of(evtdev, struct lpc32xx_clock_event_ddata, evtdev); 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci /* 9962306a36Sopenharmony_ci * When using oneshot, we must also disable the timer 10062306a36Sopenharmony_ci * to wait for the first call to set_next_event(). 10162306a36Sopenharmony_ci */ 10262306a36Sopenharmony_ci writel_relaxed(0, ddata->base + LPC32XX_TIMER_TCR); 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci /* Enable interrupt, reset on match and stop on match (MCR). */ 10562306a36Sopenharmony_ci writel_relaxed(LPC32XX_TIMER_MCR_MR0I | LPC32XX_TIMER_MCR_MR0R | 10662306a36Sopenharmony_ci LPC32XX_TIMER_MCR_MR0S, ddata->base + LPC32XX_TIMER_MCR); 10762306a36Sopenharmony_ci return 0; 10862306a36Sopenharmony_ci} 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_cistatic int lpc32xx_clkevt_periodic(struct clock_event_device *evtdev) 11162306a36Sopenharmony_ci{ 11262306a36Sopenharmony_ci struct lpc32xx_clock_event_ddata *ddata = 11362306a36Sopenharmony_ci container_of(evtdev, struct lpc32xx_clock_event_ddata, evtdev); 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci /* Enable interrupt and reset on match. */ 11662306a36Sopenharmony_ci writel_relaxed(LPC32XX_TIMER_MCR_MR0I | LPC32XX_TIMER_MCR_MR0R, 11762306a36Sopenharmony_ci ddata->base + LPC32XX_TIMER_MCR); 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci /* 12062306a36Sopenharmony_ci * Place timer in reset and program the delta in the match 12162306a36Sopenharmony_ci * channel 0 (MR0). 12262306a36Sopenharmony_ci */ 12362306a36Sopenharmony_ci writel_relaxed(LPC32XX_TIMER_TCR_CRST, ddata->base + LPC32XX_TIMER_TCR); 12462306a36Sopenharmony_ci writel_relaxed(ddata->ticks_per_jiffy, ddata->base + LPC32XX_TIMER_MR0); 12562306a36Sopenharmony_ci writel_relaxed(LPC32XX_TIMER_TCR_CEN, ddata->base + LPC32XX_TIMER_TCR); 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci return 0; 12862306a36Sopenharmony_ci} 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cistatic irqreturn_t lpc32xx_clock_event_handler(int irq, void *dev_id) 13162306a36Sopenharmony_ci{ 13262306a36Sopenharmony_ci struct lpc32xx_clock_event_ddata *ddata = dev_id; 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_ci /* Clear match on channel 0 */ 13562306a36Sopenharmony_ci writel_relaxed(LPC32XX_TIMER_IR_MR0INT, ddata->base + LPC32XX_TIMER_IR); 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci ddata->evtdev.event_handler(&ddata->evtdev); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci return IRQ_HANDLED; 14062306a36Sopenharmony_ci} 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_cistatic struct lpc32xx_clock_event_ddata lpc32xx_clk_event_ddata = { 14362306a36Sopenharmony_ci .evtdev = { 14462306a36Sopenharmony_ci .name = "lpc3220 clockevent", 14562306a36Sopenharmony_ci .features = CLOCK_EVT_FEAT_ONESHOT | 14662306a36Sopenharmony_ci CLOCK_EVT_FEAT_PERIODIC, 14762306a36Sopenharmony_ci .rating = 300, 14862306a36Sopenharmony_ci .set_next_event = lpc32xx_clkevt_next_event, 14962306a36Sopenharmony_ci .set_state_shutdown = lpc32xx_clkevt_shutdown, 15062306a36Sopenharmony_ci .set_state_oneshot = lpc32xx_clkevt_oneshot, 15162306a36Sopenharmony_ci .set_state_periodic = lpc32xx_clkevt_periodic, 15262306a36Sopenharmony_ci }, 15362306a36Sopenharmony_ci}; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic int __init lpc32xx_clocksource_init(struct device_node *np) 15662306a36Sopenharmony_ci{ 15762306a36Sopenharmony_ci void __iomem *base; 15862306a36Sopenharmony_ci unsigned long rate; 15962306a36Sopenharmony_ci struct clk *clk; 16062306a36Sopenharmony_ci int ret; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci clk = of_clk_get_by_name(np, "timerclk"); 16362306a36Sopenharmony_ci if (IS_ERR(clk)) { 16462306a36Sopenharmony_ci pr_err("clock get failed (%ld)\n", PTR_ERR(clk)); 16562306a36Sopenharmony_ci return PTR_ERR(clk); 16662306a36Sopenharmony_ci } 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci ret = clk_prepare_enable(clk); 16962306a36Sopenharmony_ci if (ret) { 17062306a36Sopenharmony_ci pr_err("clock enable failed (%d)\n", ret); 17162306a36Sopenharmony_ci goto err_clk_enable; 17262306a36Sopenharmony_ci } 17362306a36Sopenharmony_ci 17462306a36Sopenharmony_ci base = of_iomap(np, 0); 17562306a36Sopenharmony_ci if (!base) { 17662306a36Sopenharmony_ci pr_err("unable to map registers\n"); 17762306a36Sopenharmony_ci ret = -EADDRNOTAVAIL; 17862306a36Sopenharmony_ci goto err_iomap; 17962306a36Sopenharmony_ci } 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci /* 18262306a36Sopenharmony_ci * Disable and reset timer then set it to free running timer 18362306a36Sopenharmony_ci * mode (CTCR) with no prescaler (PR) or match operations (MCR). 18462306a36Sopenharmony_ci * After setup the timer is released from reset and enabled. 18562306a36Sopenharmony_ci */ 18662306a36Sopenharmony_ci writel_relaxed(LPC32XX_TIMER_TCR_CRST, base + LPC32XX_TIMER_TCR); 18762306a36Sopenharmony_ci writel_relaxed(0, base + LPC32XX_TIMER_PR); 18862306a36Sopenharmony_ci writel_relaxed(0, base + LPC32XX_TIMER_MCR); 18962306a36Sopenharmony_ci writel_relaxed(0, base + LPC32XX_TIMER_CTCR); 19062306a36Sopenharmony_ci writel_relaxed(LPC32XX_TIMER_TCR_CEN, base + LPC32XX_TIMER_TCR); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci rate = clk_get_rate(clk); 19362306a36Sopenharmony_ci ret = clocksource_mmio_init(base + LPC32XX_TIMER_TC, "lpc3220 timer", 19462306a36Sopenharmony_ci rate, 300, 32, clocksource_mmio_readl_up); 19562306a36Sopenharmony_ci if (ret) { 19662306a36Sopenharmony_ci pr_err("failed to init clocksource (%d)\n", ret); 19762306a36Sopenharmony_ci goto err_clocksource_init; 19862306a36Sopenharmony_ci } 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci clocksource_timer_counter = base + LPC32XX_TIMER_TC; 20162306a36Sopenharmony_ci lpc32xx_delay_timer.freq = rate; 20262306a36Sopenharmony_ci register_current_timer_delay(&lpc32xx_delay_timer); 20362306a36Sopenharmony_ci sched_clock_register(lpc32xx_read_sched_clock, 32, rate); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci return 0; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cierr_clocksource_init: 20862306a36Sopenharmony_ci iounmap(base); 20962306a36Sopenharmony_cierr_iomap: 21062306a36Sopenharmony_ci clk_disable_unprepare(clk); 21162306a36Sopenharmony_cierr_clk_enable: 21262306a36Sopenharmony_ci clk_put(clk); 21362306a36Sopenharmony_ci return ret; 21462306a36Sopenharmony_ci} 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_cistatic int __init lpc32xx_clockevent_init(struct device_node *np) 21762306a36Sopenharmony_ci{ 21862306a36Sopenharmony_ci void __iomem *base; 21962306a36Sopenharmony_ci unsigned long rate; 22062306a36Sopenharmony_ci struct clk *clk; 22162306a36Sopenharmony_ci int ret, irq; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci clk = of_clk_get_by_name(np, "timerclk"); 22462306a36Sopenharmony_ci if (IS_ERR(clk)) { 22562306a36Sopenharmony_ci pr_err("clock get failed (%ld)\n", PTR_ERR(clk)); 22662306a36Sopenharmony_ci return PTR_ERR(clk); 22762306a36Sopenharmony_ci } 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci ret = clk_prepare_enable(clk); 23062306a36Sopenharmony_ci if (ret) { 23162306a36Sopenharmony_ci pr_err("clock enable failed (%d)\n", ret); 23262306a36Sopenharmony_ci goto err_clk_enable; 23362306a36Sopenharmony_ci } 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci base = of_iomap(np, 0); 23662306a36Sopenharmony_ci if (!base) { 23762306a36Sopenharmony_ci pr_err("unable to map registers\n"); 23862306a36Sopenharmony_ci ret = -EADDRNOTAVAIL; 23962306a36Sopenharmony_ci goto err_iomap; 24062306a36Sopenharmony_ci } 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci irq = irq_of_parse_and_map(np, 0); 24362306a36Sopenharmony_ci if (!irq) { 24462306a36Sopenharmony_ci pr_err("get irq failed\n"); 24562306a36Sopenharmony_ci ret = -ENOENT; 24662306a36Sopenharmony_ci goto err_irq; 24762306a36Sopenharmony_ci } 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci /* 25062306a36Sopenharmony_ci * Disable timer and clear any pending interrupt (IR) on match 25162306a36Sopenharmony_ci * channel 0 (MR0). Clear the prescaler as it's not used. 25262306a36Sopenharmony_ci */ 25362306a36Sopenharmony_ci writel_relaxed(0, base + LPC32XX_TIMER_TCR); 25462306a36Sopenharmony_ci writel_relaxed(0, base + LPC32XX_TIMER_PR); 25562306a36Sopenharmony_ci writel_relaxed(0, base + LPC32XX_TIMER_CTCR); 25662306a36Sopenharmony_ci writel_relaxed(LPC32XX_TIMER_IR_MR0INT, base + LPC32XX_TIMER_IR); 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci rate = clk_get_rate(clk); 25962306a36Sopenharmony_ci lpc32xx_clk_event_ddata.base = base; 26062306a36Sopenharmony_ci lpc32xx_clk_event_ddata.ticks_per_jiffy = DIV_ROUND_CLOSEST(rate, HZ); 26162306a36Sopenharmony_ci clockevents_config_and_register(&lpc32xx_clk_event_ddata.evtdev, 26262306a36Sopenharmony_ci rate, 1, -1); 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci ret = request_irq(irq, lpc32xx_clock_event_handler, 26562306a36Sopenharmony_ci IRQF_TIMER | IRQF_IRQPOLL, "lpc3220 clockevent", 26662306a36Sopenharmony_ci &lpc32xx_clk_event_ddata); 26762306a36Sopenharmony_ci if (ret) { 26862306a36Sopenharmony_ci pr_err("request irq failed\n"); 26962306a36Sopenharmony_ci goto err_irq; 27062306a36Sopenharmony_ci } 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci return 0; 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_cierr_irq: 27562306a36Sopenharmony_ci iounmap(base); 27662306a36Sopenharmony_cierr_iomap: 27762306a36Sopenharmony_ci clk_disable_unprepare(clk); 27862306a36Sopenharmony_cierr_clk_enable: 27962306a36Sopenharmony_ci clk_put(clk); 28062306a36Sopenharmony_ci return ret; 28162306a36Sopenharmony_ci} 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci/* 28462306a36Sopenharmony_ci * This function asserts that we have exactly one clocksource and one 28562306a36Sopenharmony_ci * clock_event_device in the end. 28662306a36Sopenharmony_ci */ 28762306a36Sopenharmony_cistatic int __init lpc32xx_timer_init(struct device_node *np) 28862306a36Sopenharmony_ci{ 28962306a36Sopenharmony_ci static int has_clocksource, has_clockevent; 29062306a36Sopenharmony_ci int ret = 0; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci if (!has_clocksource) { 29362306a36Sopenharmony_ci ret = lpc32xx_clocksource_init(np); 29462306a36Sopenharmony_ci if (!ret) { 29562306a36Sopenharmony_ci has_clocksource = 1; 29662306a36Sopenharmony_ci return 0; 29762306a36Sopenharmony_ci } 29862306a36Sopenharmony_ci } 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci if (!has_clockevent) { 30162306a36Sopenharmony_ci ret = lpc32xx_clockevent_init(np); 30262306a36Sopenharmony_ci if (!ret) { 30362306a36Sopenharmony_ci has_clockevent = 1; 30462306a36Sopenharmony_ci return 0; 30562306a36Sopenharmony_ci } 30662306a36Sopenharmony_ci } 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci return ret; 30962306a36Sopenharmony_ci} 31062306a36Sopenharmony_ciTIMER_OF_DECLARE(lpc32xx_timer, "nxp,lpc3220-timer", lpc32xx_timer_init); 311