162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * linux/arch/arm/mach-at91/at91rm9200_time.c 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2003 SAN People 662306a36Sopenharmony_ci * Copyright (C) 2003 ATMEL 762306a36Sopenharmony_ci */ 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include <linux/kernel.h> 1062306a36Sopenharmony_ci#include <linux/interrupt.h> 1162306a36Sopenharmony_ci#include <linux/irq.h> 1262306a36Sopenharmony_ci#include <linux/clk.h> 1362306a36Sopenharmony_ci#include <linux/clockchips.h> 1462306a36Sopenharmony_ci#include <linux/export.h> 1562306a36Sopenharmony_ci#include <linux/mfd/syscon.h> 1662306a36Sopenharmony_ci#include <linux/mfd/syscon/atmel-st.h> 1762306a36Sopenharmony_ci#include <linux/of_irq.h> 1862306a36Sopenharmony_ci#include <linux/regmap.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_cistatic unsigned long last_crtr; 2162306a36Sopenharmony_cistatic u32 irqmask; 2262306a36Sopenharmony_cistatic struct clock_event_device clkevt; 2362306a36Sopenharmony_cistatic struct regmap *regmap_st; 2462306a36Sopenharmony_cistatic int timer_latch; 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* 2762306a36Sopenharmony_ci * The ST_CRTR is updated asynchronously to the master clock ... but 2862306a36Sopenharmony_ci * the updates as seen by the CPU don't seem to be strictly monotonic. 2962306a36Sopenharmony_ci * Waiting until we read the same value twice avoids glitching. 3062306a36Sopenharmony_ci */ 3162306a36Sopenharmony_cistatic inline unsigned long read_CRTR(void) 3262306a36Sopenharmony_ci{ 3362306a36Sopenharmony_ci unsigned int x1, x2; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci regmap_read(regmap_st, AT91_ST_CRTR, &x1); 3662306a36Sopenharmony_ci do { 3762306a36Sopenharmony_ci regmap_read(regmap_st, AT91_ST_CRTR, &x2); 3862306a36Sopenharmony_ci if (x1 == x2) 3962306a36Sopenharmony_ci break; 4062306a36Sopenharmony_ci x1 = x2; 4162306a36Sopenharmony_ci } while (1); 4262306a36Sopenharmony_ci return x1; 4362306a36Sopenharmony_ci} 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci/* 4662306a36Sopenharmony_ci * IRQ handler for the timer. 4762306a36Sopenharmony_ci */ 4862306a36Sopenharmony_cistatic irqreturn_t at91rm9200_timer_interrupt(int irq, void *dev_id) 4962306a36Sopenharmony_ci{ 5062306a36Sopenharmony_ci u32 sr; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci regmap_read(regmap_st, AT91_ST_SR, &sr); 5362306a36Sopenharmony_ci sr &= irqmask; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci /* 5662306a36Sopenharmony_ci * irqs should be disabled here, but as the irq is shared they are only 5762306a36Sopenharmony_ci * guaranteed to be off if the timer irq is registered first. 5862306a36Sopenharmony_ci */ 5962306a36Sopenharmony_ci WARN_ON_ONCE(!irqs_disabled()); 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci /* simulate "oneshot" timer with alarm */ 6262306a36Sopenharmony_ci if (sr & AT91_ST_ALMS) { 6362306a36Sopenharmony_ci clkevt.event_handler(&clkevt); 6462306a36Sopenharmony_ci return IRQ_HANDLED; 6562306a36Sopenharmony_ci } 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci /* periodic mode should handle delayed ticks */ 6862306a36Sopenharmony_ci if (sr & AT91_ST_PITS) { 6962306a36Sopenharmony_ci u32 crtr = read_CRTR(); 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci while (((crtr - last_crtr) & AT91_ST_CRTV) >= timer_latch) { 7262306a36Sopenharmony_ci last_crtr += timer_latch; 7362306a36Sopenharmony_ci clkevt.event_handler(&clkevt); 7462306a36Sopenharmony_ci } 7562306a36Sopenharmony_ci return IRQ_HANDLED; 7662306a36Sopenharmony_ci } 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci /* this irq is shared ... */ 7962306a36Sopenharmony_ci return IRQ_NONE; 8062306a36Sopenharmony_ci} 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_cistatic u64 read_clk32k(struct clocksource *cs) 8362306a36Sopenharmony_ci{ 8462306a36Sopenharmony_ci return read_CRTR(); 8562306a36Sopenharmony_ci} 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic struct clocksource clk32k = { 8862306a36Sopenharmony_ci .name = "32k_counter", 8962306a36Sopenharmony_ci .rating = 150, 9062306a36Sopenharmony_ci .read = read_clk32k, 9162306a36Sopenharmony_ci .mask = CLOCKSOURCE_MASK(20), 9262306a36Sopenharmony_ci .flags = CLOCK_SOURCE_IS_CONTINUOUS, 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cistatic void clkdev32k_disable_and_flush_irq(void) 9662306a36Sopenharmony_ci{ 9762306a36Sopenharmony_ci unsigned int val; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci /* Disable and flush pending timer interrupts */ 10062306a36Sopenharmony_ci regmap_write(regmap_st, AT91_ST_IDR, AT91_ST_PITS | AT91_ST_ALMS); 10162306a36Sopenharmony_ci regmap_read(regmap_st, AT91_ST_SR, &val); 10262306a36Sopenharmony_ci last_crtr = read_CRTR(); 10362306a36Sopenharmony_ci} 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_cistatic int clkevt32k_shutdown(struct clock_event_device *evt) 10662306a36Sopenharmony_ci{ 10762306a36Sopenharmony_ci clkdev32k_disable_and_flush_irq(); 10862306a36Sopenharmony_ci irqmask = 0; 10962306a36Sopenharmony_ci regmap_write(regmap_st, AT91_ST_IER, irqmask); 11062306a36Sopenharmony_ci return 0; 11162306a36Sopenharmony_ci} 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic int clkevt32k_set_oneshot(struct clock_event_device *dev) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci clkdev32k_disable_and_flush_irq(); 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci /* 11862306a36Sopenharmony_ci * ALM for oneshot irqs, set by next_event() 11962306a36Sopenharmony_ci * before 32 seconds have passed. 12062306a36Sopenharmony_ci */ 12162306a36Sopenharmony_ci irqmask = AT91_ST_ALMS; 12262306a36Sopenharmony_ci regmap_write(regmap_st, AT91_ST_RTAR, last_crtr); 12362306a36Sopenharmony_ci regmap_write(regmap_st, AT91_ST_IER, irqmask); 12462306a36Sopenharmony_ci return 0; 12562306a36Sopenharmony_ci} 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cistatic int clkevt32k_set_periodic(struct clock_event_device *dev) 12862306a36Sopenharmony_ci{ 12962306a36Sopenharmony_ci clkdev32k_disable_and_flush_irq(); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci /* PIT for periodic irqs; fixed rate of 1/HZ */ 13262306a36Sopenharmony_ci irqmask = AT91_ST_PITS; 13362306a36Sopenharmony_ci regmap_write(regmap_st, AT91_ST_PIMR, timer_latch); 13462306a36Sopenharmony_ci regmap_write(regmap_st, AT91_ST_IER, irqmask); 13562306a36Sopenharmony_ci return 0; 13662306a36Sopenharmony_ci} 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic int 13962306a36Sopenharmony_ciclkevt32k_next_event(unsigned long delta, struct clock_event_device *dev) 14062306a36Sopenharmony_ci{ 14162306a36Sopenharmony_ci u32 alm; 14262306a36Sopenharmony_ci unsigned int val; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci BUG_ON(delta < 2); 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci /* The alarm IRQ uses absolute time (now+delta), not the relative 14762306a36Sopenharmony_ci * time (delta) in our calling convention. Like all clockevents 14862306a36Sopenharmony_ci * using such "match" hardware, we have a race to defend against. 14962306a36Sopenharmony_ci * 15062306a36Sopenharmony_ci * Our defense here is to have set up the clockevent device so the 15162306a36Sopenharmony_ci * delta is at least two. That way we never end up writing RTAR 15262306a36Sopenharmony_ci * with the value then held in CRTR ... which would mean the match 15362306a36Sopenharmony_ci * wouldn't trigger until 32 seconds later, after CRTR wraps. 15462306a36Sopenharmony_ci */ 15562306a36Sopenharmony_ci alm = read_CRTR(); 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci /* Cancel any pending alarm; flush any pending IRQ */ 15862306a36Sopenharmony_ci regmap_write(regmap_st, AT91_ST_RTAR, alm); 15962306a36Sopenharmony_ci regmap_read(regmap_st, AT91_ST_SR, &val); 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci /* Schedule alarm by writing RTAR. */ 16262306a36Sopenharmony_ci alm += delta; 16362306a36Sopenharmony_ci regmap_write(regmap_st, AT91_ST_RTAR, alm); 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci return 0; 16662306a36Sopenharmony_ci} 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistatic struct clock_event_device clkevt = { 16962306a36Sopenharmony_ci .name = "at91_tick", 17062306a36Sopenharmony_ci .features = CLOCK_EVT_FEAT_PERIODIC | 17162306a36Sopenharmony_ci CLOCK_EVT_FEAT_ONESHOT, 17262306a36Sopenharmony_ci .rating = 150, 17362306a36Sopenharmony_ci .set_next_event = clkevt32k_next_event, 17462306a36Sopenharmony_ci .set_state_shutdown = clkevt32k_shutdown, 17562306a36Sopenharmony_ci .set_state_periodic = clkevt32k_set_periodic, 17662306a36Sopenharmony_ci .set_state_oneshot = clkevt32k_set_oneshot, 17762306a36Sopenharmony_ci .tick_resume = clkevt32k_shutdown, 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci/* 18162306a36Sopenharmony_ci * ST (system timer) module supports both clockevents and clocksource. 18262306a36Sopenharmony_ci */ 18362306a36Sopenharmony_cistatic int __init atmel_st_timer_init(struct device_node *node) 18462306a36Sopenharmony_ci{ 18562306a36Sopenharmony_ci struct clk *sclk; 18662306a36Sopenharmony_ci unsigned int sclk_rate, val; 18762306a36Sopenharmony_ci int irq, ret; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci regmap_st = syscon_node_to_regmap(node); 19062306a36Sopenharmony_ci if (IS_ERR(regmap_st)) { 19162306a36Sopenharmony_ci pr_err("Unable to get regmap\n"); 19262306a36Sopenharmony_ci return PTR_ERR(regmap_st); 19362306a36Sopenharmony_ci } 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci /* Disable all timer interrupts, and clear any pending ones */ 19662306a36Sopenharmony_ci regmap_write(regmap_st, AT91_ST_IDR, 19762306a36Sopenharmony_ci AT91_ST_PITS | AT91_ST_WDOVF | AT91_ST_RTTINC | AT91_ST_ALMS); 19862306a36Sopenharmony_ci regmap_read(regmap_st, AT91_ST_SR, &val); 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci /* Get the interrupts property */ 20162306a36Sopenharmony_ci irq = irq_of_parse_and_map(node, 0); 20262306a36Sopenharmony_ci if (!irq) { 20362306a36Sopenharmony_ci pr_err("Unable to get IRQ from DT\n"); 20462306a36Sopenharmony_ci return -EINVAL; 20562306a36Sopenharmony_ci } 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci /* Make IRQs happen for the system timer */ 20862306a36Sopenharmony_ci ret = request_irq(irq, at91rm9200_timer_interrupt, 20962306a36Sopenharmony_ci IRQF_SHARED | IRQF_TIMER | IRQF_IRQPOLL, 21062306a36Sopenharmony_ci "at91_tick", regmap_st); 21162306a36Sopenharmony_ci if (ret) { 21262306a36Sopenharmony_ci pr_err("Unable to setup IRQ\n"); 21362306a36Sopenharmony_ci return ret; 21462306a36Sopenharmony_ci } 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci sclk = of_clk_get(node, 0); 21762306a36Sopenharmony_ci if (IS_ERR(sclk)) { 21862306a36Sopenharmony_ci pr_err("Unable to get slow clock\n"); 21962306a36Sopenharmony_ci return PTR_ERR(sclk); 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci ret = clk_prepare_enable(sclk); 22362306a36Sopenharmony_ci if (ret) { 22462306a36Sopenharmony_ci pr_err("Could not enable slow clock\n"); 22562306a36Sopenharmony_ci return ret; 22662306a36Sopenharmony_ci } 22762306a36Sopenharmony_ci 22862306a36Sopenharmony_ci sclk_rate = clk_get_rate(sclk); 22962306a36Sopenharmony_ci if (!sclk_rate) { 23062306a36Sopenharmony_ci pr_err("Invalid slow clock rate\n"); 23162306a36Sopenharmony_ci return -EINVAL; 23262306a36Sopenharmony_ci } 23362306a36Sopenharmony_ci timer_latch = (sclk_rate + HZ / 2) / HZ; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci /* The 32KiHz "Slow Clock" (tick every 30517.58 nanoseconds) is used 23662306a36Sopenharmony_ci * directly for the clocksource and all clockevents, after adjusting 23762306a36Sopenharmony_ci * its prescaler from the 1 Hz default. 23862306a36Sopenharmony_ci */ 23962306a36Sopenharmony_ci regmap_write(regmap_st, AT91_ST_RTMR, 1); 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci /* Setup timer clockevent, with minimum of two ticks (important!!) */ 24262306a36Sopenharmony_ci clkevt.cpumask = cpumask_of(0); 24362306a36Sopenharmony_ci clockevents_config_and_register(&clkevt, sclk_rate, 24462306a36Sopenharmony_ci 2, AT91_ST_ALMV); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci /* register clocksource */ 24762306a36Sopenharmony_ci return clocksource_register_hz(&clk32k, sclk_rate); 24862306a36Sopenharmony_ci} 24962306a36Sopenharmony_ciTIMER_OF_DECLARE(atmel_st_timer, "atmel,at91rm9200-st", 25062306a36Sopenharmony_ci atmel_st_timer_init); 251