162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * at91sam926x_time.c - Periodic Interval Timer (PIT) for at91sam926x 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2005-2006 M. Amine SAYA, ATMEL Rousset, France 662306a36Sopenharmony_ci * Revision 2005 M. Nicolas Diremdjian, ATMEL Rousset, France 762306a36Sopenharmony_ci * Converted to ClockSource/ClockEvents by David Brownell. 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#define pr_fmt(fmt) "AT91: PIT: " fmt 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/clk.h> 1362306a36Sopenharmony_ci#include <linux/clockchips.h> 1462306a36Sopenharmony_ci#include <linux/interrupt.h> 1562306a36Sopenharmony_ci#include <linux/irq.h> 1662306a36Sopenharmony_ci#include <linux/kernel.h> 1762306a36Sopenharmony_ci#include <linux/of.h> 1862306a36Sopenharmony_ci#include <linux/of_address.h> 1962306a36Sopenharmony_ci#include <linux/of_irq.h> 2062306a36Sopenharmony_ci#include <linux/slab.h> 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define AT91_PIT_MR 0x00 /* Mode Register */ 2362306a36Sopenharmony_ci#define AT91_PIT_PITIEN BIT(25) /* Timer Interrupt Enable */ 2462306a36Sopenharmony_ci#define AT91_PIT_PITEN BIT(24) /* Timer Enabled */ 2562306a36Sopenharmony_ci#define AT91_PIT_PIV GENMASK(19, 0) /* Periodic Interval Value */ 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define AT91_PIT_SR 0x04 /* Status Register */ 2862306a36Sopenharmony_ci#define AT91_PIT_PITS BIT(0) /* Timer Status */ 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#define AT91_PIT_PIVR 0x08 /* Periodic Interval Value Register */ 3162306a36Sopenharmony_ci#define AT91_PIT_PIIR 0x0c /* Periodic Interval Image Register */ 3262306a36Sopenharmony_ci#define AT91_PIT_PICNT GENMASK(31, 20) /* Interval Counter */ 3362306a36Sopenharmony_ci#define AT91_PIT_CPIV GENMASK(19, 0) /* Inverval Value */ 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci#define PIT_CPIV(x) ((x) & AT91_PIT_CPIV) 3662306a36Sopenharmony_ci#define PIT_PICNT(x) (((x) & AT91_PIT_PICNT) >> 20) 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cistruct pit_data { 3962306a36Sopenharmony_ci struct clock_event_device clkevt; 4062306a36Sopenharmony_ci struct clocksource clksrc; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci void __iomem *base; 4362306a36Sopenharmony_ci u32 cycle; 4462306a36Sopenharmony_ci u32 cnt; 4562306a36Sopenharmony_ci unsigned int irq; 4662306a36Sopenharmony_ci struct clk *mck; 4762306a36Sopenharmony_ci}; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cistatic inline struct pit_data *clksrc_to_pit_data(struct clocksource *clksrc) 5062306a36Sopenharmony_ci{ 5162306a36Sopenharmony_ci return container_of(clksrc, struct pit_data, clksrc); 5262306a36Sopenharmony_ci} 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic inline struct pit_data *clkevt_to_pit_data(struct clock_event_device *clkevt) 5562306a36Sopenharmony_ci{ 5662306a36Sopenharmony_ci return container_of(clkevt, struct pit_data, clkevt); 5762306a36Sopenharmony_ci} 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cistatic inline unsigned int pit_read(void __iomem *base, unsigned int reg_offset) 6062306a36Sopenharmony_ci{ 6162306a36Sopenharmony_ci return readl_relaxed(base + reg_offset); 6262306a36Sopenharmony_ci} 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistatic inline void pit_write(void __iomem *base, unsigned int reg_offset, unsigned long value) 6562306a36Sopenharmony_ci{ 6662306a36Sopenharmony_ci writel_relaxed(value, base + reg_offset); 6762306a36Sopenharmony_ci} 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci/* 7062306a36Sopenharmony_ci * Clocksource: just a monotonic counter of MCK/16 cycles. 7162306a36Sopenharmony_ci * We don't care whether or not PIT irqs are enabled. 7262306a36Sopenharmony_ci */ 7362306a36Sopenharmony_cistatic u64 read_pit_clk(struct clocksource *cs) 7462306a36Sopenharmony_ci{ 7562306a36Sopenharmony_ci struct pit_data *data = clksrc_to_pit_data(cs); 7662306a36Sopenharmony_ci unsigned long flags; 7762306a36Sopenharmony_ci u32 elapsed; 7862306a36Sopenharmony_ci u32 t; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci raw_local_irq_save(flags); 8162306a36Sopenharmony_ci elapsed = data->cnt; 8262306a36Sopenharmony_ci t = pit_read(data->base, AT91_PIT_PIIR); 8362306a36Sopenharmony_ci raw_local_irq_restore(flags); 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci elapsed += PIT_PICNT(t) * data->cycle; 8662306a36Sopenharmony_ci elapsed += PIT_CPIV(t); 8762306a36Sopenharmony_ci return elapsed; 8862306a36Sopenharmony_ci} 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_cistatic int pit_clkevt_shutdown(struct clock_event_device *dev) 9162306a36Sopenharmony_ci{ 9262306a36Sopenharmony_ci struct pit_data *data = clkevt_to_pit_data(dev); 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci /* disable irq, leaving the clocksource active */ 9562306a36Sopenharmony_ci pit_write(data->base, AT91_PIT_MR, (data->cycle - 1) | AT91_PIT_PITEN); 9662306a36Sopenharmony_ci return 0; 9762306a36Sopenharmony_ci} 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci/* 10062306a36Sopenharmony_ci * Clockevent device: interrupts every 1/HZ (== pit_cycles * MCK/16) 10162306a36Sopenharmony_ci */ 10262306a36Sopenharmony_cistatic int pit_clkevt_set_periodic(struct clock_event_device *dev) 10362306a36Sopenharmony_ci{ 10462306a36Sopenharmony_ci struct pit_data *data = clkevt_to_pit_data(dev); 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci /* update clocksource counter */ 10762306a36Sopenharmony_ci data->cnt += data->cycle * PIT_PICNT(pit_read(data->base, AT91_PIT_PIVR)); 10862306a36Sopenharmony_ci pit_write(data->base, AT91_PIT_MR, 10962306a36Sopenharmony_ci (data->cycle - 1) | AT91_PIT_PITEN | AT91_PIT_PITIEN); 11062306a36Sopenharmony_ci return 0; 11162306a36Sopenharmony_ci} 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic void at91sam926x_pit_suspend(struct clock_event_device *cedev) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci struct pit_data *data = clkevt_to_pit_data(cedev); 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci /* Disable timer */ 11862306a36Sopenharmony_ci pit_write(data->base, AT91_PIT_MR, 0); 11962306a36Sopenharmony_ci} 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic void at91sam926x_pit_reset(struct pit_data *data) 12262306a36Sopenharmony_ci{ 12362306a36Sopenharmony_ci /* Disable timer and irqs */ 12462306a36Sopenharmony_ci pit_write(data->base, AT91_PIT_MR, 0); 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci /* Clear any pending interrupts, wait for PIT to stop counting */ 12762306a36Sopenharmony_ci while (PIT_CPIV(pit_read(data->base, AT91_PIT_PIVR)) != 0) 12862306a36Sopenharmony_ci cpu_relax(); 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci /* Start PIT but don't enable IRQ */ 13162306a36Sopenharmony_ci pit_write(data->base, AT91_PIT_MR, 13262306a36Sopenharmony_ci (data->cycle - 1) | AT91_PIT_PITEN); 13362306a36Sopenharmony_ci} 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_cistatic void at91sam926x_pit_resume(struct clock_event_device *cedev) 13662306a36Sopenharmony_ci{ 13762306a36Sopenharmony_ci struct pit_data *data = clkevt_to_pit_data(cedev); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci at91sam926x_pit_reset(data); 14062306a36Sopenharmony_ci} 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci/* 14362306a36Sopenharmony_ci * IRQ handler for the timer. 14462306a36Sopenharmony_ci */ 14562306a36Sopenharmony_cistatic irqreturn_t at91sam926x_pit_interrupt(int irq, void *dev_id) 14662306a36Sopenharmony_ci{ 14762306a36Sopenharmony_ci struct pit_data *data = dev_id; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci /* The PIT interrupt may be disabled, and is shared */ 15062306a36Sopenharmony_ci if (clockevent_state_periodic(&data->clkevt) && 15162306a36Sopenharmony_ci (pit_read(data->base, AT91_PIT_SR) & AT91_PIT_PITS)) { 15262306a36Sopenharmony_ci /* Get number of ticks performed before irq, and ack it */ 15362306a36Sopenharmony_ci data->cnt += data->cycle * PIT_PICNT(pit_read(data->base, 15462306a36Sopenharmony_ci AT91_PIT_PIVR)); 15562306a36Sopenharmony_ci data->clkevt.event_handler(&data->clkevt); 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci return IRQ_HANDLED; 15862306a36Sopenharmony_ci } 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci return IRQ_NONE; 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci/* 16462306a36Sopenharmony_ci * Set up both clocksource and clockevent support. 16562306a36Sopenharmony_ci */ 16662306a36Sopenharmony_cistatic int __init at91sam926x_pit_dt_init(struct device_node *node) 16762306a36Sopenharmony_ci{ 16862306a36Sopenharmony_ci unsigned long pit_rate; 16962306a36Sopenharmony_ci unsigned bits; 17062306a36Sopenharmony_ci int ret; 17162306a36Sopenharmony_ci struct pit_data *data; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci data = kzalloc(sizeof(*data), GFP_KERNEL); 17462306a36Sopenharmony_ci if (!data) 17562306a36Sopenharmony_ci return -ENOMEM; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci data->base = of_iomap(node, 0); 17862306a36Sopenharmony_ci if (!data->base) { 17962306a36Sopenharmony_ci pr_err("Could not map PIT address\n"); 18062306a36Sopenharmony_ci ret = -ENXIO; 18162306a36Sopenharmony_ci goto exit; 18262306a36Sopenharmony_ci } 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci data->mck = of_clk_get(node, 0); 18562306a36Sopenharmony_ci if (IS_ERR(data->mck)) { 18662306a36Sopenharmony_ci pr_err("Unable to get mck clk\n"); 18762306a36Sopenharmony_ci ret = PTR_ERR(data->mck); 18862306a36Sopenharmony_ci goto exit; 18962306a36Sopenharmony_ci } 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci ret = clk_prepare_enable(data->mck); 19262306a36Sopenharmony_ci if (ret) { 19362306a36Sopenharmony_ci pr_err("Unable to enable mck\n"); 19462306a36Sopenharmony_ci goto exit; 19562306a36Sopenharmony_ci } 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci /* Get the interrupts property */ 19862306a36Sopenharmony_ci data->irq = irq_of_parse_and_map(node, 0); 19962306a36Sopenharmony_ci if (!data->irq) { 20062306a36Sopenharmony_ci pr_err("Unable to get IRQ from DT\n"); 20162306a36Sopenharmony_ci ret = -EINVAL; 20262306a36Sopenharmony_ci goto exit; 20362306a36Sopenharmony_ci } 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci /* 20662306a36Sopenharmony_ci * Use our actual MCK to figure out how many MCK/16 ticks per 20762306a36Sopenharmony_ci * 1/HZ period (instead of a compile-time constant LATCH). 20862306a36Sopenharmony_ci */ 20962306a36Sopenharmony_ci pit_rate = clk_get_rate(data->mck) / 16; 21062306a36Sopenharmony_ci data->cycle = DIV_ROUND_CLOSEST(pit_rate, HZ); 21162306a36Sopenharmony_ci WARN_ON(((data->cycle - 1) & ~AT91_PIT_PIV) != 0); 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci /* Initialize and enable the timer */ 21462306a36Sopenharmony_ci at91sam926x_pit_reset(data); 21562306a36Sopenharmony_ci 21662306a36Sopenharmony_ci /* 21762306a36Sopenharmony_ci * Register clocksource. The high order bits of PIV are unused, 21862306a36Sopenharmony_ci * so this isn't a 32-bit counter unless we get clockevent irqs. 21962306a36Sopenharmony_ci */ 22062306a36Sopenharmony_ci bits = 12 /* PICNT */ + ilog2(data->cycle) /* PIV */; 22162306a36Sopenharmony_ci data->clksrc.mask = CLOCKSOURCE_MASK(bits); 22262306a36Sopenharmony_ci data->clksrc.name = "pit"; 22362306a36Sopenharmony_ci data->clksrc.rating = 175; 22462306a36Sopenharmony_ci data->clksrc.read = read_pit_clk; 22562306a36Sopenharmony_ci data->clksrc.flags = CLOCK_SOURCE_IS_CONTINUOUS; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci ret = clocksource_register_hz(&data->clksrc, pit_rate); 22862306a36Sopenharmony_ci if (ret) { 22962306a36Sopenharmony_ci pr_err("Failed to register clocksource\n"); 23062306a36Sopenharmony_ci goto exit; 23162306a36Sopenharmony_ci } 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci /* Set up irq handler */ 23462306a36Sopenharmony_ci ret = request_irq(data->irq, at91sam926x_pit_interrupt, 23562306a36Sopenharmony_ci IRQF_SHARED | IRQF_TIMER | IRQF_IRQPOLL, 23662306a36Sopenharmony_ci "at91_tick", data); 23762306a36Sopenharmony_ci if (ret) { 23862306a36Sopenharmony_ci pr_err("Unable to setup IRQ\n"); 23962306a36Sopenharmony_ci clocksource_unregister(&data->clksrc); 24062306a36Sopenharmony_ci goto exit; 24162306a36Sopenharmony_ci } 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci /* Set up and register clockevents */ 24462306a36Sopenharmony_ci data->clkevt.name = "pit"; 24562306a36Sopenharmony_ci data->clkevt.features = CLOCK_EVT_FEAT_PERIODIC; 24662306a36Sopenharmony_ci data->clkevt.shift = 32; 24762306a36Sopenharmony_ci data->clkevt.mult = div_sc(pit_rate, NSEC_PER_SEC, data->clkevt.shift); 24862306a36Sopenharmony_ci data->clkevt.rating = 100; 24962306a36Sopenharmony_ci data->clkevt.cpumask = cpumask_of(0); 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci data->clkevt.set_state_shutdown = pit_clkevt_shutdown; 25262306a36Sopenharmony_ci data->clkevt.set_state_periodic = pit_clkevt_set_periodic; 25362306a36Sopenharmony_ci data->clkevt.resume = at91sam926x_pit_resume; 25462306a36Sopenharmony_ci data->clkevt.suspend = at91sam926x_pit_suspend; 25562306a36Sopenharmony_ci clockevents_register_device(&data->clkevt); 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci return 0; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ciexit: 26062306a36Sopenharmony_ci kfree(data); 26162306a36Sopenharmony_ci return ret; 26262306a36Sopenharmony_ci} 26362306a36Sopenharmony_ciTIMER_OF_DECLARE(at91sam926x_pit, "atmel,at91sam9260-pit", 26462306a36Sopenharmony_ci at91sam926x_pit_dt_init); 265